# [MG2460] Datasheet (No. ADS0601) V1.1 The reproduction of this datasheet is NOT allowed without approval of RadioPulse Inc. All information and data contained in this datasheet are subject to change without notice. This publication supersedes and replaces all information previously supplied. RadioPulse Inc. has no responsibility to the consequence of using the patents describes in this document. ## **REVISION HISTORY** | Version | Date | Description | |---------|------------|--------------------------------------------------------------------------------| | V1.0 | 2014.12.31 | First version release. | | V1.1 | 2015.03.12 | <ul> <li>Section 9.21<br/>always-on register addresses are changed.</li> </ul> | ## **CONTENTS** | 1. IN | ITRODUCTION | 8 | |-------|------------------------------------------------|----| | 1.1. | APPLICATIONS | 8 | | 2. KE | EY FEATURES | 9 | | | LOCK DIAGRAM | | | | | | | 4. PI | N DESCRIPTION | 13 | | 5. EL | ECTRICAL CHARACTERISTICS | 18 | | 5.1. | Absolute Maximum Ratings | 18 | | 5.2. | Recommended Operating Conditions | 18 | | 5.3. | DC Characteristics | 18 | | 5.4. | Current Consumption and timing characteristics | 20 | | 5.5. | RF RECEIVE SECTION | 20 | | 5.6. | RF Transmit Section | 21 | | 5.7. | Frequency Synthesizer | 22 | | 5.8. | 32MHz Crystal Oscillator | 22 | | 5.9. | 16MHz RC Oscillator | 23 | | 5.10 | . 32KHz RC Oscillator | 23 | | 5.11 | . 32.768kHz Crystal Oscillator | 23 | | 5.12 | . Temperature Sensor | 23 | | 5.13 | . ADC | 24 | | 5.14 | . Flash Memory | 24 | | 5 | 14.1. Flash memory characteristics | 24 | | 5 | 14.2. Flash memory and page size | 24 | | 5.15 | . Typical Performance Curves | 25 | | 6. RE | EFERENCE APPLICATION CIRCUITS | 26 | | 7. M | ICU SUBSYSTEM | 28 | | 7.1. | 80251 Architecture Feature | 28 | | 7.2. | Compatibility with 8051 Architecture | 29 | | 7.3. | Memory Organization | 30 | | 7 | 3.1. MG2460 Address Map | 30 | | 7 | 3.2. Program Memory | | | 7 | 3.3. Data Memory | | | | 3.4. Register File | | | | 3.5. Special Function Registers(SFR) | | | 7.4. | , | | | | | | | 7.4 | .1. 80251 MCU Reference Clock Control | 40 | |--------|-------------------------------------------------------|-----| | 7.4 | .2. MCU Peripherals Clock Control | 42 | | 7.4 | 3. MAC/PHY Clocks Control | 44 | | 7.5. | RESETS | 45 | | 7.6. | INTERRUPTS | 46 | | 7.6 | .1. Interrupt Sources | 48 | | 7.6 | .2. Interrupt Enable | 50 | | 7.6 | 3. Interrupt Priority | 53 | | 8. DIF | RECT MEMORY ACCESS | 56 | | 9. PEI | RIPHERALS | 59 | | 9.1. | Clock and Reset Controller | 59 | | 9.2. | INPUT/OUTPUT PORTS(GPIO) | 64 | | 9.2 | .1. Port Data Registers(SFR area) | 65 | | 9.2 | 2. Port Direction Registers(SFR area) | 66 | | 9.2 | 3. Port Input Enable Registers (SFR area) | 67 | | 9.2 | 4. Port Drive Strength Selection Registers (SFR area) | 68 | | 9.2 | .5. Port Pull-up/down Control Registers | 69 | | 9.2 | .6. Port Interrupt Control Registers (SFR area) | 69 | | 9.3. | TIMER 0/1 | 76 | | 9.4. | TIMER 2/3 | 80 | | 9.5. | PWMs | 81 | | 9.6. | Watchdog Timer | 84 | | 9.7. | UART 0/1 | 85 | | 9.8. | SPI MASTER/SLAVE | 95 | | 9.9. | I2C MASTER/SLAVE | 99 | | 9.10. | IR(Infra-Red) Modulator | 104 | | 9.11. | VOICE | 107 | | 9.1 | 1.1. 125 | 107 | | 9.1 | 1.2. VOICE ENCODER/DECODER | 113 | | 9.1 | 1.3. VOICE FIFO | 115 | | 9.12. | Random Number Generator(RNG) | 120 | | 9.13. | Quadrature Signal Decoder | 122 | | 9.14. | ADC | 124 | | 9.15. | Power Management | 126 | | 9.16. | Sleep Timer | 127 | | 9.17. | 32kHz RC Oscillator | 127 | | 9.18. | 32.768kHz Crystal Oscillator | 127 | | 9.19. | 16MHz RC Oscillator | 127 | | 9.20. | 32MHz Crystal Oscillator | 128 | | 9.21 | L. | Always-On Registers | 128 | |------|--------|------------------------------------|-----| | 10. | TRA | NSCEIVER | 133 | | 10.1 | L. | MAC | 133 | | 1 | 0.1.1. | Receive Mode | 137 | | 1 | 0.1.2. | Transmit Mode | 139 | | 1 | 0.1.3. | Data Encryption and Decryption | 140 | | 10.2 | 2. | PHY | 144 | | 1 | 0.2.1. | Interrupt | 145 | | 1 | 0.2.2. | Data Rate | 148 | | 1 | 0.2.3. | Forward Error Correction | 149 | | 1 | 0.2.4. | Packet Format | 150 | | 1 | 0.2.5. | Clear Channel Assessment | 151 | | 1 | 0.2.6. | Link Quality Indicator | 152 | | 1 | 0.2.7. | Received Signal Strength Indicator | 153 | | 1 | 0.2.8. | RADIO | 154 | | 10.3 | 3. | Operating Modes | 157 | | 11. | IN-S | YSTEM PROGRAMMING (ISP) | 159 | | 12. | PAC | KAGE INFORMATION | 160 | | 12.1 | L. | MG2460 DIMENSIONS (QFN 56-PIN) | 160 | | 12.2 | ) | MARKING | 162 | ## **FIGURES** | FIGURE 1. FUNCTIONAL BLOCK DIAGRAM OF MG2460 | 11 | |--------------------------------------------------------------|-----| | FIGURE 2. PINOUT TOP VIEW OF MG2460 | 13 | | FIGURE 3. MG2460 TYPICAL APPLICATION CIRCUIT | 26 | | FIGURE 4. 80251 ADDRESS SPACE | 28 | | FIGURE 5. MAPPING 8051 ADDRESSES SPACE TO 80251 ARCHITECTURE | 29 | | FIGURE 6. MG2460 ADDRESS MAP | 30 | | FIGURE 7. ADDRESS MAP OF PROGRAM MEMORY | 31 | | FIGURE 8. ADDRESS MAP OF DATA MEMORY | 32 | | FIGURE 9. THE REGISTER FILE | 33 | | FIGURE 10. REGISTER FILE LOCATION 0-7 | 34 | | FIGURE 11. CLOCK SYSTEM OVERVIEW | 40 | | FIGURE 12. INTERRUPTS OVERVIEW OF MG2460 | 46 | | FIGURE 13. CLOCKS STRUCTURE OF THE MAC/PHY BLOCK | 59 | | FIGURE 14. PORT-0/1/2/3 PAD BLOCK DIAGRAM | 65 | | FIGURE 15. TIMER0 MODE0 | 78 | | FIGURE 16. TIMER0 MODE1 | 78 | | FIGURE 17. TIMER0 MODE2 | 79 | | FIGURE 18. TIMER0 MODE3 | 79 | | FIGURE 19. SPI DATA TRANSFER | 96 | | FIGURE 20. THREE METHODS IN I2S INTERFACE | 108 | | FIGURE 21. QUADRATURE SIGNAL TIMING BETWEEN XA AND XB | 122 | | FIGURE 22. MAC BLOCK DIAGRAM | 133 | | FIGURE 23. BASEBAND PHY | 145 | | FIGURE 24. CONVOLUTIONAL ENCODER WITH RATE OF 1/2 | 149 | | FIGURE 25. HIGH DATA RATE PACKET FORMAT | | | FIGURE 26. MEASURED RSSI (TYPICAL) VERSUS RX INPUT POWER | 154 | | FIGURE 27. RF AND ANALOG BLOCK DIAGRAM | 154 | | FIGURE 28. MG2460 STATE TRANSITION DIAGRAM | 157 | | FIGURE 29. PACKAGE DRAWING | 161 | | FIGURE 30. CHIP MARKING | 162 | ## **TABLES** | TABLE 1. PIN DESCRIPTION | 14 | |-----------------------------------------------------|-----| | TABLE 2. I/O PINS EQUIVALENT CIRCUIT SUMMARY | 16 | | TABLE 3. BILL OF MATERIALS FOR FIGURE 3 | 27 | | TABLE 4. ADDRESS MAPPINGS BETWEEN 8051 AND 80251 | 30 | | TABLE 5. SFR (SPECIAL FUNCTION REGISTER) MEMORY MAP | 35 | | TABLE 6. INTERRUPT DESCRIPTIONS | 47 | | TABLE 7. PORT-0/1/2/3 OPERATION TRUTH TABLE | 64 | | TABLE 8. UARTO INTERRUPT LIST | 86 | | TABLE 9. UART1 INTERRUPT LIST | 92 | | TABLE 10. DATA RATE MODES | 149 | | TABLE 11 PUNCTURING PATTERN | 149 | ### 1. INTRODUCTION **The MG2460** is a 2.4GHz system-on-chip (SoC) compliant to IEEE 802.15.4 and ZigBee. The MG2460 integrates a high performance transceiver, a hardwired MAC with AES-128 engine, an accelerated 80251 MCU with internal 128-KB flash memory and 16-KB SRAM, and application-specific peripherals. The transceiver operates in the 2.4~2.4835 GHz ISM band, with Tx output power up to +9 dBm, Rx sensitivity of -98 dBm and excellent coexistence with 802.11 WLAN. It supports high data rates, 1 Mbps and 2 Mbps, besides standard specific data rate of 250 kbps. In addition, it can also support channel coding for robust data communications. The internal 80251 is an enhanced version of the standard 8051 with 16-bit and 32-bit capability. With 16KB SRAM data memory, numerous general-purpose I/O pins and peripheral devices such as timer and UART, the MG2460 can provide best programmability for wide-range of applications. In addition, for special applications including sensor network, voice, LED lighting control, and remote controller, the MG2460 integrates application specific functions; a 12-bit four channel ADC is for sensor network application, voice encoder/decoder of ADPCM and $\mu$ /a-law are embedded for voice application, a 5 channel PWM (pulse width modulator) is for LED lighting control, and programmable IR (infrared) modulator is for remote controller application. #### 1.1. APPLICATIONS - 2.4 GHz IEEE 802.15.4 Applications - RF4CE Remote Control Systems - Lighting Systems - Voice Applications - Home/Building Automation - Industrial Control and Monitoring - Energy Management - Low Power Wireless Sensor Networks - Consumer Electronics - Health-care equipment - Toys ### 2. KEY FEATURES #### **RF Transceiver** - Single-chip 2.4GHz RF Transceiver - Low Power Consumption - High Sensitivity of –98 dBm at 250kbps - No External T/R Switch or Filter needed - On-chip VCO, LNA, and PA - Programmable Output Power up to +9 dBm - Direct Sequence Spread Spectrum - O-QPSK Modulation - Supports High Data Rates, 1 Mbps and 2 Mbps, besides 250Kbps specified in IEEE802.15.4 - RSSI Measurement - Compliant to IEEE802.15.4 #### **Hardwired MAC** - Two 256-byte circular FIFOs - FIFO management - AES Encryption/Decryption Engine(128 bit) - CRC-16 Computation and Check #### 80251-Compatible MCU - Accelerated 80251 core - 128KB Embedded Flash Memory - 16KB Data Memory - 256-byte CPU dedicated Memory - 1KB Boot ROM - I2S/PCM Interface with two 256-byte FIFOs - µ-law/a-law/ADPCM Voice Encoder/Decoder - Two High-Speed UARTs with Two 256-byte FIFOs(up to 1Mbps) - Four Timer/Counters - 5 PWM channels - Watchdog Timer - Sleep Timer using the 32kHz RC-OSC clock - Quadrature Signal Decoder - 29 General Purpose I/Os for MG2460 - Internal 32kHz RC oscillator for Sleep Timer - 16 MHz High Speed RC oscillator for the fast start-up from reset & power-down mode - On-chip Power-on-Reset and Brown-out detector - 4-channel 12-bit ADC( ENOB > 10-bit) - SPI Master/Slave Interface with two 128-byte FIFOs - I2C Master/Slave with 16-byte FIFO - Programmable IR(Infra-Red) Modulator - ISP (In System Programming) - External clock output function(500KHz, 1/2/4/8/16/32 MHz selectable) ### **Clock Inputs** ■ 32MHz Crystal for System Clock #### **Power** - Power Supply Range for Internal Regulator(2.0V(Min) ~ 3.6V(Max)) - 2.0~3.6V(I/O) Operation - Power Management Scheme with Deep Sleep Mode - Separate On-chip Regulators for Analog and Digital Circuitry. #### **Package** ■ Lead-Free 56-pin QFN Package (7mm x 7mm) ### 3. BLOCK DIAGRAM [Figure 1] shows the block diagram of MG2460. The MG2460 consists of a 2.4GHz RF, a baseband PHY, a MAC hardware engine, an industry-standard enhanced 80251 MCU, an in-system programmable flash memory 128KB, a 16KB data RAM, and rich peripherals such as a voice encoder/decoder block, I2C, 5-channel PWM. Figure 1. Functional Block Diagram of MG2460 MG2460 integrates an RF transceiver compliant to IEEE802.15.4 RF. The RF transceiver operates in an ISM band of $2.4 \sim 2.48 GHz$ with excellent receiver sensitivity and programmable output power up to +9 dBm. The MAC block supports IEEE802.15.4 compliant functions and it is located between the microprocessor and the baseband modem. MAC block includes FIFOs for transmitting/receiving packets, an AES engine for security operation, a CRC and related control circuit. In addition, it supports automatic CRC check and address decoding. MG2460 integrates a high performance embedded microcontroller, compatible to an Intel 80251 microcontroller in an instruction level. Its enhanced pipeline architecture provides a rise of processing speed an average of 2.0 X running at the same clock frequency as a standard 80251 and up to 30 times faster than a standard 8051. The memory part of the embedded microcontroller consists of program memory and data memory. The data memory has 2 memory areas. For more detailed explanations, refer to Sec 7.3.3.Data Memory. MG2460 includes 29 GPIOs and various peripheral circuits to aid in the development of the application circuit with an interrupt handler to control the peripherals. MG2460 uses 32MHz crystal oscillator for RF PLL and 8MHz clock generated from 32MHz in clock generator is used as the default clock of 80251 MCU subsystem. The clocks for MAC and a baseband modem are separately controlled by the internal clock and reset block. MG2460 supports a voice function as follows; The data generated by an external ADC is inputted to the voice block via I2S interface. After the data is received via I2S, it is compressed by the voice encoder and stored in the Voice TXFIFO. Then the data in the Voice TXFIFO is transferred to the MAC TXFIFO and transmitted via PHY. On the other hand, the received data in the MAC RXFIFO is transferred to voice RXFIFO via DMA operation. Then the data in the Voice RXFIFO is decompressed in the internal voice decoder. After that, the decompressed data is transferred to the external DAC via I2S interface. ### 4. PIN DESCRIPTION The pin-out diagram of MG2460 is shown in [Figure 2] below. The description for that is summarized in [Table 1]. Figure 2. Pinout Top View of MG2460 **Note:** The exposed ground pad is located at the bottom of the chip and electrically connected to the die ground inside the package. It must be connected to a solid ground plane. **Table 1. Pin Description** | Table 1. Pin Description | | | | | | | |------------------------------------|------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Radio, Synthesizer, and Oscillator | | | | | | | | Pin | Pin Name | Pin type | Pin Description | | | | | 17 | AVDD3V1 | Power | 2.0V to 3.6V RF/Analog power supply connection | | | | | 8 | AVDD3V2 | Power | 2.0V to 3.6V RF/Analog power supply connection | | | | | 13 | ADCOUPL1 | Power | <ol> <li>1.8V RF/Analog power supply decoupling. Do not use for<br/>supplying external circuits.</li> </ol> | | | | | 3 | ADCOUPL3 | Power | 1.8V RF/Analog power supply decoupling. Do not use for supplying external circuits. | | | | | 1 | AVDD18V | Power | 1.8V RF/Analog power supply connection | | | | | 5 | RF_P | RF I/O | Positive RF input signal to LNA in RX mode Positive RF output signal from PA in TX mode It should be biased by ADCOUPL3. Refer to Figure 3(Sec. 6) | | | | | 4 | RF_N | RF I/O | Negative RF input signal to LNA in RX mode Negative RF output signal from PA in TX mode It should be biased by ADCOUPL3. Refer to Figure 3(Sec. 6) | | | | | 6 | RBIAS | Analog I/O | External precision bias resistor(510kohm) to generate the reference current | | | | | 9 | ACH0 | Analog I/O | ADC input | | | | | 10 | ACH1 | Analog I/O | ADC input | | | | | 11 | ACH2 | Analog I/O | ADC input | | | | | 12 | ACH3 | Analog I/O | ADC input | | | | | Digital and | d Oscillator | | | | | | | Pin | Pin Name | Pin type | Pin Description | | | | | 19 | DVDD3V1 | Power | 2.0V to 3.6V Digital power supply connection | | | | | 26,38,47 | DVDD3V2 | Power | 2.0V to 3.6V Digital power supply connection | | | | | 20 | DVDD1 | Power | 1.8V Digital power supply decoupling. * Note: Do not use for supplying external circuits. *Note: It should not be connected together with DVDD2 (pin 53). | | | | | 53 | DVDD2 | Power | 1.8V Digital power supply decoupling. * Note: Do not use for supplying external circuits. *Note: It should not be connected together with DVDD1 (pin 20). | | | | | 56 | DVDD18V_X<br>OSC | Power | 1.8V digital power supply connection | | | | | 14 | MS[0] | I(digital) | MS[2:0] (Mode Select) Value Mode Configuration | | | | Value 000 100 Others Reset(active low) I(digital) I(digital) I(digital) B (digital) 15 16 18 30 MS[1] MS[2] P0[7] **RESETB** **Mode Configuration** Reserved Port P0.7/I2STX\_MCLK/PTC\_GATE2 Normal mode with internal digital regulator ISP mode with internal digital regulator | | | 1 | | | | | |----------------|----------|-------------|-------------------------------------------------------|--|--|--| | 31 | P0[6] | B (digital) | Port P0.6/I2STX_BCLK/PTC_GATE1 | | | | | 32 | P0[5] | B (digital) | Port P0.5/I2STX_LRCLK/PTC_GATE0 | | | | | 33 | P0[4] | B (digital) | Port P0.4/I2STX_DO/PWM4, 16mA drive capability | | | | | 34 | P0[3] | B (digital) | Port P0.3/I2SRX_MCLK/PWM3, 16mA drive capability | | | | | 35 | P0[2] | B (digital) | Port P0.2/I2SRX_BCLK/PWM2, 16mA drive capability | | | | | 36 | P0[1] | B (digital) | Port P0.1/I2SRX_LRCLK/PWM1, 16mA drive capability | | | | | 37 | P0[0] | B (digital) | Port P0.0/I2SRX_DI/PWM0, 16mA drive capability | | | | | 21 | P1[7] | B (digital) | Port P1.7 / I2C_SDA/TRSW | | | | | 22 | P1[6] | B (digital) | Port P1.6 / I2C_SCL/TRSWB | | | | | 23 | P1[5] | B (digital) | Port P1.5 | | | | | 24 | P1[4] | B (digital) | Port P1.4/QUADZB/EXT_RTC_CLK/PTC_GATE4/XOSC32K_IN | | | | | 25 | P1[3] | B (digital) | Port P1.3/QUADZA/PTC_GATE3/IR_TX/CLK_OUT/XOSC32K_O UT | | | | | 27 | P1[2] | B (digital) | Port P1.2 | | | | | 28 | P1[1] | B (digital) | Port P1.1/TXD1 | | | | | 29 | P1[0] | B (digital) | Port P1.0/RXD1 | | | | | 39 | P3[7] | B (digital) | Port P3.7/CTS1/SPICSN | | | | | 40 | P3[6] | B (digital) | Port P3.6/RTS1/SPICLK | | | | | 41 | P3[5] | B (digital) | Port P3.5/CTS0/QUADYB/SPIDO/T1 | | | | | 42 | P3[4] | B (digital) | Port P3.4/RTS0/QUADYA/SPIDI/T0 | | | | | 43 | P3[3] | B (digital) | Port P3.3/nINT1 | | | | | 44 | P3[2] | B (digital) | Port P3.2/nINT0 | | | | | 45 | P3[1] | B (digital) | Port P3.1/TXD0/QUADXB | | | | | 46 | P3[0] | B (digital) | Port P3.0/RXD0/QUADXA | | | | | 48 | P2[4] | I(digital) | JTAG Reset, active low, Port P2.4 | | | | | 49 | P2[3] | I(digital) | JTAG clock, Port P2.3 | | | | | 50 | P2[2] | I(digital) | JTAG mode select, Port P2.2 | | | | | 51 | P2[1] | I(digital) | JTAG Data Input, Port P2.1 | | | | | 52 | P2[0] | O(digital) | JTAG Data Output, Port P2.0 | | | | | 54 | XOSCO | Analog I/O | 32MHz crystal oscillator pin or external clock input | | | | | 55 | XOSCI | Analog I/O | 32MHz crystal oscillator pin | | | | | Ground | | | | | | | | Pin | Pin Name | Pin type | Pin Description | | | | | Exposed bottom | GND | Ground | Ground for RF, Analog, digital core, and IO | | | | Table 2. I/O Pins Equivalent Circuit Summary | <b>Equivalent Circuit Schematic</b> | Reset Status | Note | | | | | |--------------------------------------------------|---------------------------------------------------|---------------------------------------------------------|--|--|--|--| | GPIO (P0[7:0], P1[7:0], P3[7:0], P2[4:0]) | | | | | | | | PE PAD OEN | Input with pull-up | I/O with the programmable pull-up/pull-down function | | | | | | GPIO with 32.768kHz crystal oscillator buffer (F | P1[4:3]) | | | | | | | PE PS DS | input with pull-up,<br>crystal buffer<br>disabled | Refer to Sec.8.18<br>(32.768kHz Crystal<br>Oscillator). | | | | | | MS[2],MS[1],MS[0] | | | | | | | | PAD C | Input | | | | | | | RESETB | | | | | | | | ACH0, ACH1, ACH2, ACH3 | Input | | | | | | | ACHU, ACHT, ACHZ, ACH3 | | | | | | | ## 5. ELECTRICAL CHARACTERISTICS ### 5.1. Absolute Maximum Ratings | Parameter | | Min. | Max | Unit | | |---------------------------------------------------------|-----|------|-----|------|-------------------------------------------------------| | Supply Voltage<br>(AVDD3V1,AVDD3V2,DVDD3V<br>1,DVDD3V2) | | -0.3 | 3.6 | V | All supply pins must have the same voltage. | | Voltage on any Digital Pin | | | | | | | Storage Temperature | | -40 | 150 | °C | | | HBM | | | 2 | kV | All pads, according to human-body model(JEDEC STD 22) | | ESD | CDM | | 500 | V | According to charged-device model(JEDEC STD 22) | Exceeding one or more of these ratings may cause permanent damage to the device. These are stress ratings only, and the functional operation of the device at these or any other conditions beyond those indicated under "ELECTRICAL SPECIFICATIONS" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. **NOTE**: These values were obtained under worst-case test conditions specially prepared for the MG2460 and these conditions are not sustained in normal operation environment. **CAUTION**: ESD sensitive device. Precaution should be used when handling the device to prevent permanent damage. ## 5.2. Recommended Operating Conditions | Parameter | MIN | MAX | UNIT | |-----------------------------------------------------------------|------|-----|------------| | Operating ambient temperature range, T <sub>OP</sub> | -40 | 85 | $^{\circ}$ | | Operating supply voltage, VDD (AVDD3V1,AVDD3V2,DVDD3V1,DVDD3V2) | 2.0 | 3.6 | V | | Voltage on any digital pin | -0.3 | VDD | V | #### 5.3. DC Characteristics All voltage values are based on Ground. | Param | neter | MIN | TYP | MAX | UNIT | |-----------------|----------------------------------------------------------------------|------------------------------|-----|------------------------------|------| | VDD | Operating Supply Voltage VDD=3.30V VDD=3.00V VDD=2.56V VDD=2.20V | 3.00<br>2.70<br>2.30<br>2.00 | | 3.60<br>3.30<br>2.82<br>2.42 | V | | V <sub>IH</sub> | Logic-high Input Voltage<br>VDD=3.30V | 2.10<br>1.90 | | 3.60<br>3.30 | V | | | VD | D=3.00V<br>D=2.56V<br>D=2.20V | 1.70<br>1.50 | | 2.82<br>2.42 | | |-----------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------|--------------------------|-----------------------------|----| | V <sub>IL</sub> | VD<br>VD | DD=3.30V<br>DD=3.00V<br>DD=2.56V<br>DD=2.20V | -0.3<br>-0.3<br>-0.3<br>-0.3 | | 0.8<br>0.7<br>0.6<br>0.5 | V | | R <sub>PU</sub> | VD<br>VD | DD=3.30V<br>DD=3.00V<br>DD=2.56V<br>DD=2.20V | 34K<br>37K<br>44K<br>53K | 48K<br>54K<br>66K<br>81K | 72K<br>82K<br>101K<br>125K | Ω | | R <sub>PD</sub> | VD<br>VD | DD=3.30V<br>DD=3.00V<br>DD=2.56V<br>DD=2.20V | 28K<br>30K<br>33K<br>39K | 47K<br>51K<br>62K<br>76K | 90K<br>102K<br>128K<br>161K | Ω | | V <sub>OL</sub> | Output Low Voltage | | | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | | VDD*0.73 | | | V | | I <sub>OL</sub> | Low-level Output ( @V <sub>OL</sub> (max) <sup>1</sup> VDD=3.30 VDD=3.00 VDD=2.56 VDD=2.20 VDD=3.30 VDD=3.00 VDD=2.56 VDD=2.20 | V (DS=0)<br>V (DS=0)<br>V (DS=0)<br>V (DS=1)<br>V (DS=1)<br>V (DS=1) | 6.3<br>5.7<br>4.8<br>3.9<br>9.5<br>8.6<br>7.2<br>5.9 | | | mA | | Іон | High-level Output ( @V <sub>OH</sub> (min) <sup>2</sup> VDD=3.30 VDD=3.00 VDD=2.56 VDD=2.20 VDD=3.30 VDD=3.00 VDD=3.00 VDD=2.56 VDD=2.20 | V (DS=0)<br>V (DS=0)<br>V (DS=0)<br>V (DS=1)<br>V (DS=1)<br>V (DS=1) | 7.4<br>5.9<br>4.3<br>3.3<br>11.2<br>8.9<br>6.5<br>5.0 | | | mA | \_ $<sup>^{1}\,</sup>$ For P0[7:5], P1[7:0], P2[4:0] and P3[7:0] pins $^{2}\,$ For P0[7:5], P1[7:0], P2[4:0] and P3[7:0] pins ## 5.4. Current Consumption and timing characteristics Measured on 2-layer reference design with $T_{OP}$ = 25°C, VDD=3.0V, unless otherwise noted. | Parameter(Condition) | MIN | TYP | MAX | UNIT | |-------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------|-----|------| | MCU active. No radio and peripherals (UART1&RNG) active. @ MCU clock = 8MHz | | 5.8 | | mA | | RX mode , MCU active and peripherals (UART1&RNG) active | | 26.3 | | mA | | TX mode , MCU active and peripherals (UART1&RNG) active @maximum output power @+0dBm | | 40.5<br>24 | | mA | | Power mode1. Digital regulator on, 16MHz RCOSC and 32MHz crystal oscillator off, 32kHz RCOSC, POR, BOD, and sleep timer active. | | 42.8 | | μΑ | | Power mode2. Digital regulator off, 16MHz RCOSC, 32MHz crystal oscillator off, 32kHz RCOSC and sleep timer active. | | 1.0 | | μΑ | | Power mode3. Digital regulator off, 16MHz RCOSC, 32MHz crystal oscillator off, 32kHz RCOSC and sleep timer off. | | 0.1 | | μΑ | | Wake-up and timing | | | | | | Power mode1 → MCU Active Digital regulator on, 16MHz RCOSC and 32MHz crystal oscillator off. Start-up of 16MHz RCOSC | | 110 | | μs | | Power mode2 → MCU Active Digital regulator off, 16MHz RCOSC and 32MHz crystal oscillator off. Start-up of regulator and 16MHz RCOSC | | 280 | | μs | | MCU Active → TX or RX (PM1) Initially running on 16MHz RCOSC, added start-up time of 32MHz crystal oscillator and PLL lock time. | | 922 | | μs | | MCU Active → TX or RX (PM2) Initially running on 16MHz RCOSC, added modem initialization, dc calibration, PLL lock and MAC setting time. <sup>3</sup> | | 3000 | | us | | TX/RX and RX/TX turnaround | | | 192 | μs | ### 5.5. RF Receive Section Measured on 2-layer reference design with $T_{\text{OP}}$ =25°C, VDD=3.0V, and fc=2450MHz, unless otherwise noted. | Parameter(Condition) | MIN | TYP | MAX | UNIT | |------------------------------------------------------------|------|-----|------|------| | RF frequency range (channel center frequency) <sup>4</sup> | 2405 | | 2480 | MHz | | Maximum input level (PER=1%) @ 250kbps | | 1 | | dBm | <sup>&</sup>lt;sup>3</sup> In PM2 digital regulator is off, so all settings needed for chip operation is cleared. Thus, additional chip initialization time is needed. <sup>&</sup>lt;sup>4</sup>Extended range: 2394~2507MHz | On minus andiation | | | | |--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----|-----| | Spurious radiation @30MHz-1000MHz @1GHz-12.75GHz | -65<br>-65 | | dBm | | Received RF bandwidth | 2 | | MHz | | Channel spacing <sup>5</sup> | 5 | | MHz | | Receiver sensitivity (PER≤1%, packet length of 20-byte)<br>@ 250kbps | -98 | | dBm | | Adjacent channel rejection (-82dB,adjacent modulated channel at ±5MHz, PER=1%, 250kbps) +5MHz -5MHz | 31<br>32 | | dB | | Alternate channel rejection (-82dB, adjacent modulated channel at ±10MHz, PER=1%, 250kbps) +10MHz -10MHz | 51<br>51 | | dB | | Others channel rejection (-82dB, adjacent modulated channel at over ±15MHz, PER=1%, 250kbps) ≥+15MHz ≥-15MHz | 55<br>55 | | dB | | Co-channel rejection (-82dB. Undesired IEEE 802.15.4 modulated signal at the same frequency. Signal level for PER=1%, 250kbps) | -6 | | dB | | Blocking/desensitization +250MHz +100MHz +50MHz -50MHz -100MHz -100MHz | -27<br>-31<br>-34<br>-32<br>-28<br>-22 | | dBm | | RSSI dynamic range | | 90 | dB | | RSSI accuracy | ± 3 | | dB | ## 5.6. RF Transmit Section Measured on 2-layer reference design with $T_{\text{OP}}$ =25°C, VDD=3.0V, and fc=2450MHz, unless otherwise noted. | Parameter(Condition) | MIN | TYP | MAX | UNIT | |-----------------------------------------------------------|------|-----|------|------| | RF frequency range(channel center frequency) <sup>6</sup> | 2405 | | 2480 | MHz | | TX output power (using the recommended matching circuit) | | 9 | | dBm | $<sup>^5 \</sup>text{Specified in IEEE Standard } 802.15.4^{\text{TM}}$ <sup>&</sup>lt;sup>6</sup>Extended range: 2394~2507MHz | Transmit chip rate | 2 | Mcps | |------------------------------------------------------------------------------------------------------------------|-------------------|------| | Error vector magnitude(EVM) | 7 | % | | Harmonics 2 <sup>nd</sup> harmonic 3 <sup>rd</sup> harmonic | -45<br>-45 | dBm | | Spurious emission (complies with EN 300-440, FCC and ARIB STD-T66) 30Hz ~ 1GHz 1GHz ~ 12.75GHz 5.15GHZ ~ 5.3GHZ | -60<br>-50<br>-50 | dBm | ## 5.7. Frequency Synthesizer Measured on 2-layer reference design with $T_{OP}$ =25°C, VDD=3.0V, and fc=2450MHz, unless otherwise noted. | Parameter(Condition) | MIN | TYP | MAX | UNIT | |---------------------------------------------------------------------------------------------------------------|-----|----------------------------------------------|-----|--------| | Phase noise, unmodulated carrier @ ±100kHz offset @ ±1MHz offset @ ±2MHz offset @ ±3MHz offset @ ±5MHz offset | | -77.5<br>-98.7<br>-110.3<br>-113.2<br>-115.6 | | dBc/Hz | | Lock time | | 100 | 192 | μs | ## 5.8. 32MHz Crystal Oscillator Measured on 2-layer reference design with $T_{OP}=25^{\circ}C$ , DXOSC18V=1.8V, unless otherwise noted. | Parameter(Condition) | MIN | TYP | MAX | UNIT | |--------------------------------------------|-----|-----------------|-----------------|------| | Crystal frequency | | 32 | | MHz | | Crystal frequency accuracy requirement | -40 | | 40 | ppm | | Equivalent series resistance(ESR) | | 30 <sup>7</sup> | 60 <sup>8</sup> | Ω | | Crystal shunt capacitance(C <sub>O</sub> ) | | 3 | 5 | pF | | Crystal load capacitance(C <sub>L</sub> ) | | 9 <sup>6</sup> | 13 <sup>7</sup> | pF | | Start-up time | | | 0.8 | ms | V1.1 Oradiopulse www.radiopulse.co.kr Page:22/163 <sup>&</sup>lt;sup>7</sup> The negative resistance of driving circuit is five times larger than the ESR of crystal oscillator with crystal satisfying above TYP conditions. <sup>&</sup>lt;sup>8</sup> The negative resistance of driving circuit is two times larger than the ESR of crystal oscillator with crystal satisfying above MAX conditions. #### 5.9. 16MHz RC Oscillator Measured on 2-layer reference design with T<sub>OP</sub>=25°C, DXOSC18V=1.8V, unless otherwise noted. | Parameter(Condition) | MIN | TYP | MAX | UNIT | |---------------------------------------|-----|-----|-----|------| | Frequency | | 16 | | MHz | | Frequency accuracy before calibration | -25 | | 25 | % | | Frequency accuracy after calibration | -3 | | 3 | % | | Initial calibration time | | 50 | | μs | | Start-up time | | | 1 | μs | ### 5.10. 32kHz RC Oscillator Measured on 2-layer reference design with T<sub>OP</sub>=25°C, VDD=3.0V, unless otherwise noted. | Parameter(Condition) | MIN | TYP | MAX | UNIT | |--------------------------------------|-----|--------|-----|------| | Calibrated frequency | | 32.787 | | kHz | | frequency accuracy after calibration | | 0.3 | | % | | Initial calibration time | | 1 | | ms | | Start-up time | | | 100 | μs | ## 5.11. 32.768kHz Crystal Oscillator Measured on 2-layer reference design with T<sub>OP</sub>=25°C, VDD=3.0V, unless otherwise noted. | Parameter(Condition) | MIN | TYP | MAX | UNIT | |--------------------------------------------|-----|--------|-----|------| | Frequency | | 32.768 | | kHz | | Crystal frequency accuracy requirement | -40 | | 40 | ppm | | Equivalent series resistance(ESR) | | 50 | 100 | kΩ | | Crystal shunt capacitance(C <sub>O</sub> ) | | 0.9 | | pF | | Crystal load capacitance(C <sub>L</sub> ) | | 12.5 | | pF | | Start-up time | | 1.2 | | S | # **5.12. Temperature Sensor** Measured on 2-layer reference design with VDD=3.0V, unless otherwise noted. | Parameter(Condition) | MIN | TYP | MAX | UNIT | |-------------------------|-----|-------|-----|------| | output voltage at -40°C | | -295 | | | | output voltage at 25℃ | | 76 | | | | output voltage at 85℃ | | 418 | | | | temperature coefficient | | 5.703 | | /°C | All measurement results are obtained using the 12-bit ADC. ## 5.13. ADC Measured on 2-layer reference design with $T_{OP}$ =25°C, VDD=3.0V, unless otherwise noted. | Parameter(Condition) | MIN | TYP | MAX | UNIT | |-------------------------------------------------------------------------|-----|-------|-----|------| | Input voltage | 0 | | VDD | V | | Input resistance | | 150 | | kΩ | | Full-scale signal | | | 3 | V | | Effective number of bits(ENOB) Single-ended input, 12bit setting | | 10.8 | | bits | | Signal to noise and distortion(SINAD) Single-ended input, 12bit setting | | 66.78 | | dB | | Internal reference voltage | | 1.25 | | V | | Current consumption | | 0.46 | | mA | # 5.14. Flash Memory ## 5.14.1. Flash memory characteristics | Characteristic | Symbol | Conditions | MIN | TYP | MAX | UNIT | |----------------|--------|-------------------------------------------|--------|-----|-----|--------| | Endurance | Nendu | 20ms erase and 20 us program time at 1.8V | 20,000 | | | cycles | | Data retention | Tret | 25 °C | 100 | | | years | ## 5.14.2. Flash memory and page size | Name | Size | Unit | |-------------------------|---------|-------| | Flash main memory block | 131,072 | bytes | | Flash information block | 1,024 | bytes | | Flash page size | 512 | bytes | ## **5.15. Typical Performance Curves** Power Supply vs. Output Power@2450 MHz Temperature Sensor **Battery Monitor** www.radiopulse.co.kr ### 6. REFERENCE APPLICATION CIRCUITS A typical application diagram of the MG2460 is shown in [Figure 3] below. Only a few external components are required for the operation of the MG2460. [Table 3] describes the external components including decoupling capacitors. The inductor, L1 is used as a matching component for the LNA, and also as an output load for the PA. The components near the RF\_P/RF\_N pins, L2, L3, C2, and C3 form a balun which converts the differential RF signals to a single-ended RF signal. And, L4, C4, and C5 form a LC harmonic filter to suppress TX output harmonics. In addition, C5is needed for DC blocking. All together with adequate values, they also transform the impedance to match a 50-Ohm antenna. RF\_P and RF\_N are biased by ADCOUPL3 through L1 and L3. The 32MHz crystal provides the reference frequency source for MG2460. C6 and C7 are loading capacitors of it. And, optional 32 kHz external crystal can be used as reference for Sleep Timer. CD1, CD2 CD3, CD4and C1are supply decoupling capacitors, whose values depend on PCB artwork and stack-up information. The components' values listed in [Table 3] are selected for 2-layer reference PCB design. \*Core power is used only for Decoupling. \*\* GND is bottom pad (down-bonding pad) in the above schematic Figure 3. MG2460 Typical Application Circuit Table 3. Bill of Materials for Figure 3 | | Table 3. bill of Materials for Figure 3 | | | | | | | | |----|-----------------------------------------|----------------------------------------------------|-------------------|--|--|--|--|--| | No | Component | Description | Value | | | | | | | 1 | L <sub>1</sub> | RF matching inductor | 2.4nH | | | | | | | 2 | L <sub>2</sub> , L <sub>3</sub> | RF balun inductors | 4.7nH | | | | | | | 3 | C <sub>1</sub> | Decoupling capacitor for ADCOUPL3 | 6pF | | | | | | | 4 | C <sub>2</sub> | RF balun capacitors | 0.5pF | | | | | | | 5 | C <sub>3</sub> | RF balun capacitors | 0.75pF | | | | | | | 6 | L <sub>4</sub> | RF LC filter/matching inductor | 5.1nH | | | | | | | 7 | C <sub>4</sub> | RF LC filter/matching capacitor | 0.5pF | | | | | | | 8 | C <sub>5</sub> | RF matching/DC blocking capacitor | 1.0pF | | | | | | | 9 | R <sub>1</sub> | Resistor for internal bias current reference | 510kohm | | | | | | | 10 | X-tal | 32MHz crystal unit | 32MHz | | | | | | | 11 | C <sub>6</sub> , C <sub>7</sub> | Crystal loading capacitors | 13pF <sup>9</sup> | | | | | | | 12 | C <sub>D1</sub> | Decoupling capacitor for ADCOUPL1 | 1uF | | | | | | | 13 | $C_{D2}$ | Decoupling capacitor for ADCOUPL1 | 1uF | | | | | | | 14 | C <sub>D3</sub> | Decoupling capacitor for DVDD and DVDD18V_XOSC | 1uF | | | | | | | 15 | $C_{D4}$ | Decoupling capacitor for DVDD | 1uF | | | | | | | 16 | X-tal | (option) Optional 32kHz crystal unit | 32kHz | | | | | | | 17 | R <sub>2</sub> | Pull-down resistor for MS[2] input | 10kohm | | | | | | | 18 | C <sub>9</sub> | (option) 32kHz crystal loading capacitors | 20pF | | | | | | | 19 | R <sub>3</sub> | (option) Resistor for 32.768kHz crystal oscillator | 22Mohm | | | | | | | 20 | R <sub>4</sub> | (option) Resistor for 32.768kHz crystal oscillator | 330kohm | | | | | | | 21 | C <sub>10</sub> | Decoupling capacitor for MS <sub>2</sub> | 1uF | | | | | | V1.1 Page:27/163 www.radiopulse.co.kr $<sup>^{\</sup>rm 9}\,$ The value of crystal loading capacitance depends on crystal oscillator. ### 7. MCU SUBSYSTEM #### 7.1. 80251 Architecture Feature Figure 4. 80251 address space The 80251 core of MG2460 have three address spaces: a memory space, a special function register (SFR) space and a register file. It is convenient to view the un-segmented, 16 Mbytes memory space as consisting of 256 regions of 64 Kbytes, numbered 0x00: to 0xFF: In the 80251, the full 16Mbytes address range is supported. The 80251 can address up to 8 Mbytes of CODE memory and up 8 Mbytes of DATA memory while a standard 80251 provides a maximum of 256 Kbytes of memory. The region [0x00:0000~0x7F:FFFF] are part of the DATA memory space (lower 8 Mbytes) and any access to this region activates the data memory interface. The region [0x80:0000~0xFF:FFFF] are part of the CODE memory space(upper 8 Mbytes) and any access to this region activates the program memory interface. #### Program Memory The reset address of the instruction fetch is 0xFF:FC00. The instruction fetch takes only one clock cycle. The 80251 only does extra program memory fetches during a jump/branch. As opposed to the standard 80251, the 80251 core of MG2460 fetches the instruction always one byte at a time(8-bit fetch), in one clock cycle. Additionally, the program memory interface of the 80251 core provides write capability that can be used, for instance, to download code into code memory (in case of writable program memory). #### Data Memory (DATA space) Except the region 0x00 and 0x01 that have a special behavior and can be accessed with several addressing modes, all the others regions(0x02: to 0x7F:) are only accessible with 24-bit indirect and 24-bit displacement instructions(or with a MOVX instruction by changing the value of DXPL). The general-purpose data memory begins at 0x00:0020. #### SFR Space The SFR space can accommodate up to 512 8-bit special function registers with addresses 0xS:0000-0xS:01FF. Addresses 0xS:000-0xS:07F and 0xS:100-0xS:1FF of these locations are unimplemented in this 80251 core. In the 80251 architecture, the prefix "0xS:" is used with SFR addresses to distinguish them from the memory space addresses 0x00:0000-0x00:01FF. #### Register File The register file has its own address space. The 64 locations in the register file are numbered decimally from 0 to 63. Locations 0-7 represent one of four register banks, each having 8 registers. The 32 bytes required for these banks occupy locations 0x00:0000 – 0x00:001F in the memory space. Register file locations 8-63 do not appear in the memory space. ### 7.2. Compatibility with 8051 Architecture [Figure 5] shows how the address spaces in the 8051 architecture map into the address spaces in the 80251 architecture. The 64 Kbytes code memory for 8051 micro-controllers maps into region 0xFF: of the memory space for 80251 micro-controllers. Assemblers for 80251 micro-controllers assemble code for 8051 micro-controllers into region 0xFF:, and data accesses to code memory (MOVC) are redirected to this region. The assembler also maps the interrupt vectors to region 0xFF:. This mapping is transparent to the user; code executes just as with an 8051 micro-controller. The S/W source needs to be recompiled because the 80251 core of MG2460 supports the source mode only. Figure 5. Mapping 8051 addresses space to 80251 architecture | Memory Type | 8051 Archited | 80251<br>Architecture | | | |---------------|-------------------------------|-----------------------|---------------------|--------------------------| | 7 7 | Size Location Data addressing | | Data addressing | Location | | Code | 64 Kbytes | 0x0000 ~ 0xFFFF | Indirect using MOVC | 0xFF:0000 ~<br>0xFF:FFFF | | External Data | 64 Kbytes | 0x0000 ~ 0xFFFF | Indirect using MOVX | 0x01:0000 ~<br>0x01:FFFF | | Internal Data | 128 bytes | 0x00 ~ 0x7F | Direct, Indirect | 0x00:0000 ~<br>0x00:007F | | | 128 bytes | 0x80 ~ 0xFF | Indirect | 0x00:0080 ~<br>0x00:00FF | | SFRs | 128 bytes | 0xS:80 ~ 0xS:FF | Direct | 0xS:080 ~<br>0xS:0FF | | Register | 8 bytes | R0 ~ R7 | Register | 0x00:0000 ~<br>0x00:001F | Table 4. Address Mappings between 8051 and 80251 ### 7.3. Memory Organization #### 7.3.1. MG2460 Address Map Figure 6. MG2460 Address Map #### 7.3.2. Program Memory MG2460 includes non-volatile memory of 128KB. Basically, the lower 127KB of program memory is implemented by Non-volatile memory. The upper 1KB from 0xFF:FC00 to 0xFF:FFFF is implemented by both Non-volatile memory and ROM. As shown in [Figure 7] below, there are two types of memory in the same address space. The address space, which is implemented by Non-volatile memory, is used as general program memory and the address space, which is implemented by ROM, is used for ISP (In-System Programming). As shown in (a) of [Figure 7] below, when Power is turned on, the upper 1KB of program memory is mapped to ROM under the ISP mode. As shown in (b) of [Figure 7], this program area (1KB) is used as non-volatile program memory under the normal mode. The ROM area can't be accessed under the normal mode. (a) (b) Figure 7. Address Map of Program Memory #### 7.3.3. Data Memory MG2460 reserves 64 KB of 8 Mbytes data memory address space. This address space can be accessed by MOVX instruction. [Figure 8] shows the address map of MG2460 data memory. Figure 8. Address Map of Data Memory The data memory used in the application programs resides in the address range 0x01:0000-0x01:3FFF. The registers and memory used in the MAC block reside in the address range 0x01:4000-0x01:41FF and 0x01:4300-0x01:44FF respectively. The registers to control or report the status of PHY block reside in the address range 0x01:4200-0x01:42FF. Registers related to the numerous peripheral functions of the embedded microprocessor reside in the address range of 0x01:4500-0x01:49FF. #### 7.3.4. Register File [Figure 9] describes the register file configuration of 80251 core. As shown in [Figure9], the register file consists of 40 byte locations:0-31 and 56-63. These locations are accessible as bit, bytes, words(16-bits), and dwords(32-bits). Several locations are dedicated to special registers. The others are general-purpose registers. www.radiopulse.co.kr Figure 9. The Register File - Register file locations 0-7 actually consist of four switchable banks of eight registers each. The four banks are always accessible as locations 0x00:0000 0x00:001F in the memory address space. Only one Register Bank is used at a time when an instruction uses R0 to R7. 2 bits in Program Status Word(PSW), called RS1 and RS0, control the selection of the Register Bank. This bank selection can be used for fast context switches. Bank 0 is selected upon reset. Indirect addressing mode used R0 and R1 as index registers. - Register file locations 8-31 and 56-63 are always accessible by their register file address. These locations are implemented as registers in the CPU. They are not accessible in the memory address space. - Register file locations 32-55 are reserved and cannot be accessed. - The register file has four dedicated registers: R10 is the B-register R11 is the Accumulator DR56 is the extended data pointer, DPX DR60 is the extended stack pointer, SPX In a standard 80251, the register banks are implemented as the first 32 bytes of on-chip RAM. In the 80251 of MG2460, the register banks are implemented as Flip-Flops within the core in order to speed up execution time of instructions using these registers. Then, memory access in the address range 0x00:0000 – 0x00:001F are redirected to the Flip-Flops and the external data memory is never accessed for the address below 0x00:001F.(See Figure 9: Register File Location 0-7) Figure 10. Register File Location 0-7 ### 7.3.5. Special Function Registers(SFR) The special function registers (SFRs) reside in their associated peripherals or in the 80251 core. The SFR include the status or control register of the I/O ports, the timer registers, the stack pointers and so on. [Table 5] shows the address to all SFRs in MG2460. Unoccupied locations in the SFR space (the blank locations in [Table 5]) are unimplemented, i.e., no register exists. If an instruction attempts to write to an unimplemented SFR location, the instruction executes, but nothing is actually written. If an unimplemented SFR location is read, it returns an unspecified value. Despite the fact that 80251 architecture defines up 512 SFR locations (0xS:000-0xS:1FF), the 80251 instruction set, as defined by Intel, allows to access only to SFR locations from 0xS:080 to 0xS:0FF. In others words, there is no instruction that enables to access SFR locations 0xS:000 - 0xS:07F and 0xS:100 - 0xS:1FF. In the standard 80251, SFRs may not be accessed as words or dwords, they may be accessed only as bytes. This limitation has been removed with the 80251 core of MG2460. SFRs can be also accessed as word and dwords. Table 5. SFR (Special Function Register) Memory Map | SFR<br>Address | | | | ` . | 8 bytes | ter) Memory M | • | | SFR<br>Address | |----------------|-------------------|-------------------|-------------------|---------|-----------|---------------|---------|--------|----------------| | 80 | P0 | SP | DPL | DPH | DPXL | CLKCON1 | CLKCON2 | PCON | 87 | | 88 | TCON | TMOD | TL0 | TL1 | TH0 | TH1 | CCMCON | CCMVAL | 8F | | 90 | P1 | EXIF | PERI_CL<br>K_STP3 | | | | CPUINFO | MMS | 97 | | 98 | PERI_CL<br>K_STP0 | PERI_CLK<br>_STP1 | PERI_CL<br>K_STP2 | | P1SRC_SEL | | | | 9F | | A0 | P2 | MPAGE | | | | | | | A7 | | A8 | IE | T23CON | TH2 | TH3 | TL2 | TL3 | | | AF | | В0 | P3 | P00EN | P10EN | P2OEN | P30EN | | | IPH0 | B7 | | B8 | IPL0 | P0_IE | P1_IE | P2_IE | P3_IE | | SPH | | BF | | C0 | AIF | P0_DS | P1_DS | P2_DS | P3_DS | | | | C7 | | C8 | WCON | IE_SHAR<br>ED_IRQ | | | | | | | CF | | D0 | PSW | PSW1 | WDTCO<br>N | | | | | | D7 | | D8 | | | | | | | | | DF | | E0 | ACC | | P2_POL | P2_EDGE | P2_IRQ_EN | P2_IRQ_STS | | | E7 | | E8 | AIE | | P0_POL | P0_EDGE | P0_IRQ_EN | P0_IRQ_STS | | | EF | | F0 | В | GPIO_IRQ<br>_PEND | P1_POL | P1_EDGE | P1_IRQ_EN | P1_IRQ_STS | | AIPH | F7 | | F8 | AIPL | | P3_POL | P3_EDGE | P3_IRQ_EN | P3_IRQ_STS | | | FF | The following section describes each SFR relating to microprocessor. | Note 1: This table shows register bit symbol conventions. | | | | | |-----------------------------------------------------------|-------------|--|--|--| | Symbol | Access Mode | | | | | RW | Read/write | | | | | RO | Read Only | | | | | WO | Write Only | | | | ### 80251 Core SFRs | Register | Address | Description | Reset value | |----------|---------|----------------------------------------|-------------| | ACC | 0xS:E0 | Accumulator | 00h | | В | 0xS:F0 | B Register | 00h | | DPH | 0xS:83 | Data Pointer high byte | 00h | | DPL | 0xS:82 | Data Pointer low byte | 00h | | DPXL | 0xS:84 | Data Pointer Extended low byte | 01h | | IE | 0xS:A8 | Interrupt Enable Control | 00h | | IPH0 | 0xS:B7 | Interrupt Priority Control high byte 0 | 00h | | IPL0 | 0xS:B8 | Interrupt Priority Control low byte 0 | 00h | | MPAGE | 0xS:A1 | Memory page register | 00h | | PCON | 0xS:87 | Power Control | 00h | | PSW | 0xS:D0 | Program Status Word | 00h | | PSW1 | 0xS:D1 | Program Status Word 1 | 00h | | SP | 0xS:81 | Stack Pointer low – LSB of SPX | 07h | |-----|--------|---------------------------------|-----| | SPH | 0xS:BE | Stack Pointer high – MSB of SPX | 00h | ## Power Control SFR (0xS:87) Please refer to Sec 8.power management for the more details. | Bit<br>Field | Name | Descriptions | RW | Reset<br>Value | |--------------|------|-----------------------------------------------------------------------------------------------------------------------|----|----------------| | 7:2 | | Reserved bits | | 0 | | 1 | PD | Power-down mode bit 1:start power-down mode 0:clear by hardware when an enabled external interrupt or a reset occurs. | RW | 0 | | 0 | IDL | Idle mode bit 1: start idle mode 0: clear by hardware when an enabled interrupt or a reset occurs | RW | 0 | ### PROGRAM STATUS WORD (PSW, 0xS:D0) This register stores the status of the program. The explanation of each bit is as follows. | Bit<br>Field | Name | Descriptions | RW | Reset<br>Value | |--------------|--------|---------------------------------------------------------------------------------|----|----------------| | 7 | CY | Carry flag | RW | 0 | | 6 | AC | Auxiliary carry flag | RW | 0 | | 5 | F0 | Flag0. User-defined | RW | 0 | | 4:3 | RS | Register bank select. 0: Bank0 1: Bank1 2: Bank2 3: Bank3 | RW | 0 | | 2 | 0<br>V | Overflow flag | RW | 0 | | 1 | F<br>1 | Flag1. User-defined | RW | 0 | | 0 | Р | Parity flag. Set to 1 when the value in accumulator has odd number of '1' bits. | RW | 0 | PROGRAM STATUS WORD 1(PSW, 0xS:D1) | Bit<br>Field | Name | Descriptions | RW | Reset<br>Value | |--------------|------|------------------------------------------------------|----|----------------| | 7 | CY | Carry flag | RW | 0 | | | | Identical to the CY bit in the PSW register | | | | 6 | AC | Auxiliary carry flag | RW | 0 | | | | Identical to the AC bit in the PSW register | | | | 5 | N | Negative Flag | RW | 0 | | | | This bit is set if the result of the last logical or | | | | | | arithmetic operation was negative(i.e. bit 15=1) | | | | | | Otherwise it is cleared. | | | | 4:3 | RS | Register bank select. | RW | 0 | | | | Identical to the RS[1:0] bits in the PSW register | | | | 2 | OV | Overflow flag | RW | 0 | | | | Identical to the OV bit in the PSW register | | | | 1 | Z | Zero Flag | RW | 0 | MG2460 Datasheet ADS0601 | | This flag is set if the result of the last logical or arithmetic operation is zero. Otherwise it is cleared. | | | |---|--------------------------------------------------------------------------------------------------------------|----|---| | 0 | Reserved | RO | 0 | | | The value read from this bit is 0 | | | ### **Additional IRQ SFRs** Please refer to Sec 7.6Interruptsfor more details. | Register | Address | Description | Reset value | |---------------|---------|---------------------------------------------|-------------| | EXIF | 0xS:91 | Extended interrupt flag register | 00h | | IE_SHARED_IRQ | 0xS:C9 | Shared interrupt enable register | 00h | | AIE | 0xS:E8 | Additional interrupt enable register | 00h | | AIF | 0xS:C0 | Additional interrupt flag register | 00h | | AIPH | 0xS:F7 | Additional interrupt priority high register | 00h | | AIPL | 0xS:F8 | Additional interrupt priority low register | 00h | BIRD(Built-In Real-time Debugger) SFRs | Register | Address | Description | Reset value | |----------|---------|--------------------------------|-------------| | CCMCON | 0xS:8E | Communication Control Register | 00h | | CCMVAL | 0xS:8F | Communication Value Register | 00h | | CPUINFO | 0xS:96 | CPU information Register | 00h | CPUINFO (Read Only, 0xS:96) A CPUINFO at 0x96 is used by the BIRD to read back some information on the configuration of the core. | Bit | Name | Descriptions | R/W | Reset<br>Value | |-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:6 | | Reserved The value read from this bits is 0. | | 0 | | 5 | MONINUSER | Monitor program mapped in user program Enables to read back the value of the moninuser pin of 80251 core. | RO | 0 | | 4 | SRC | Source mode / binary mode indication MG2460 supports the source mode only. This field is always 1. | RO | 1 | | 3 | INTR | Interrupt mode. Enable to read back the value of intrmode pin of 80251 core. | RO | 0 | | 2:0 | TMSIZE[2:0] | Trace Memory size control bus. Enable to read back the value of the tmsize[2:0] bus ✓ The 80251 core of MG2460 doesn't include a trace memory for BIRD. | RO | 0 | ### WCON (WRITE CONTROL REGISTER, 0xS:C8) This register can control the upper 1KB(0xFF:FC00 – 0xFF:FFFF) of program memory. | Bit | Name | Descriptions | R/W | Reset<br>Value | |-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | ISPMODE | ISP Mode Indication. When MS[2:0], an external pin, is '100', this field is set to 1 by hardware. It notifies the MCU whether ISPMODE or not. | RO | | | 6 | JTAG_SEL | If set to 1, the P2[4:0] is selected as JTAG ports of 80251 core. | RW | 1 | | 5 | UART1_TX_IN | 1 : the P1[1]/TXD1 pin is set to input direction under the UART1 mode selection. 0 : the P1[1]/TXD1 pin is set to output direction under the UART1 mode selection | RW | 0 | | 4 | UART0_TX_IN | 1: the P3[1]/TXD0 pin is set to input direction under the UART0 mode selection 0: the P3[1]/TXD0 pin is set to output direction under the UART0mode selection | RW | 0 | | 3 | | Reserved | | 0 | | 2 | | Reserved | | 0 | | 1 | ENROM | When this field is '1', the upper 1KB (0xFF:FC00~0xFF:FFFF) is mapped to ROM. When this field is '0', the upper 1KB is mapped to non-volatile memory. The bit setting is effective under the ISP mode. | RW | 1 | | 0 | intrmode | 8051 compatible interrupt mode selection 1: The interrupt push two bytes(PC[15:8] & PC[7:0]) onto the stack. 0: The interrupt push four bytes(PSW1 + PC[23:16] & PC[15:8] & PC[7:0]) onto the stack. | RW | 1 | #### **GPIO SFRs** Please refer to Sec 9.2. Input/Output Ports(GPIO) for more details. | Register | Address | Description | |-----------|---------|-----------------------------------------------| | P0 | 0xS:80 | PORT-0 data register | | P1 | 0xS:90 | PORT-1 data register | | P1SRC_SEL | 0xS:9C | PORT-1 source control register | | P2 | 0xS:A0 | PORT-2 data register | | P3 | 0xS:B0 | PORT-3 data register | | P0OEN | 0xS:B1 | PORT-0 direction register | | P10EN | 0xS:B2 | PORT-1 direction register | | P2OEN | 0xS:B3 | PORT-2 direction register | | P3OEN | 0xS:B4 | PORT-3 direction register | | P0_IE | 0xS:B9 | PORT-0 input enable register | | P1_IE | 0xS:BA | PORT-1 input enable register | | P2_IE | 0xS:BB | PORT-2 input enable register | | P3_IE | 0xS:BC | PORT-3 input enable register | | P0_DS | 0xS:C1 | PORT-0 drive strength selection register | | P1_DS | 0xS:C2 | PORT-1drive strength selection register | | P2_DS | 0xS:C3 | PORT-2 drive strength selection register | | P3_DS | 0xS:C4 | PORT-3 drive strength selection register | | P0_POL | 0xS:EA | P0[7:0] interrupt polarity selection register | | P0_EDGE | 0xS:EB | P0[7:0] interrupt edge selection register | |---------------|--------|-----------------------------------------------| | P0_IRQ_EN | 0xS:EC | P0[7:0] interrupt enable register | | P0_IRQ_STS | 0xS:ED | P0[7:0] interrupt flags register | | P1_POL | 0xS:F2 | P1[7:0] interrupt polarity selection register | | P1_EDGE | 0xS:F3 | P1[7:0] interrupt edge selection register | | P1_IRQ_EN | 0xS:F4 | P1[7:0] interrupt enable register | | P1_IRQ_STS | 0xS:F5 | P1[7:0] interrupt flags register | | P2_POL | 0xS:E2 | P2[4:0] interrupt polarity selection register | | P2_EDGE | 0xS:E3 | P2[4:0] interrupt edge selection register | | P2_IRQ_EN | 0xS:E4 | P2[4:0] interrupt enable register | | P2_IRQ_STS | 0xS:E5 | P2[4:0] interrupt flags register | | P3_POL | 0xS:FA | P3[7:0] interrupt polarity selection register | | P3_EDGE | 0xS:FB | P3[7:0] interrupt edge selection register | | P3_IRQ_EN | 0xS:FC | P3[7:0] interrupt enable register | | P3_IRQ_STS | 0xS:FD | P3[7:0] interrupt flags register | | GPIO_IRQ_PEND | 0xS:F1 | PORT-0/1/2/3 interrupt status register | ### WDT (WATCHDOG TIMER) SFR Please refer to Sec 9.6. Watchdog Timer for the more details. | Register | Address | Description | |----------|---------|---------------------------------| | WDTCON | 0xS:D2 | Watchdog timer control register | #### Timer 0/1 SFRs Please refer to Sec 9.3. timer 0/1 for the more details. | Register | Address | Description | |----------|---------|----------------------------------| | TCON | 0xS:88 | Timer/Counter 0 & 1 control | | TMOD | 0xS:89 | Timer/Counter 0 & 1 mode control | | TL0 | 0xS:8A | Timer/Counter 0 low byte | | TH0 | 0xS:8C | Timer/Counter 0 high byte | | TL1 | 0xS:8B | Timer/Counter 1 low byte | | TH1 | 0xS:8D | Timer/Counter 1 high byte | #### Timer 2/3 SFRs Please refer to Sec 9.4 timer 2/3 for the more details. | Register | Address | Description | |----------|---------|---------------------| | T23CON | 0xS:A9 | Timer 2 & 3 control | | TL2 | 0xS:AC | Timer2 low byte | | TH2 | 0xS:AA | Timer2 high byte | | TL3 | 0xS:AD | Timer3 low byte | | TH3 | 0xS:AB | Timer3 high byte | #### 80251 MCU Clock Control SFRs Please refer to Sec 7.4. clock for the more details. | Register | Address | Description | |---------------|---------|-----------------------------------------| | CLKCON1 | 0xS:85 | MCU subsystem reference clock control 1 | | CLKCON2 | 0xS:86 | MCU subsystem reference clock control 2 | | PERI_CLK_STP0 | 0xS:98 | MCU peripherals clock on/off control 0 | | PERI_CLK_STP1 | 0xS:99 | MCU peripherals clock on/off control 1 | | PERI_CLK_STP2 | 0xS:9A | MCU peripherals clock on/off control 2 | | PERI_CLK_STP3 | 0xS:92 | MCU peripherals clock on/off control 3 | ### 7.4. Clock The MG2460 supports an advanced and flexible clock selection function to reduce the power consumption depending on the target applications. The clock system overview of MG2460 is shown in [Figure 11] below. Figure 11. Clock System Overview Two high speed oscillators are included in the MG2460. One is 32 MHz crystal oscillator and the other is high speed RC oscillator (HSRCOSC). The high speed 32MHz crystal oscillator startup time may be too long for the power critical applications. For example, the wake-up time from the power down mode is longer than the RC oscillator. So, the MG2460 can run on the high speed RCOSC until the 32MHz crystal oscillator is stable. #### 7.4.1. 80251 MCU Reference Clock Control The 8 MHz clock source from 32MHz crystal and a high-speed RC oscillator can be used to drive the internal 80251 MCU clock in MG2460. The default clock frequency of MG2460 is 8 MHz. When selecting 80251 MCU clock, the SFR CLKCON1 should be set as follows; MCU subsystem Reference Clock Control 1 (CLKCON1, 0xS:85) | Bit<br>Field | Name | Descriptions | RW | Reset<br>Value | |--------------|--------------|--------------|-----|----------------| | 7 | CLK8M_DIV[2] | | R/W | 000 | | 6 | CLK8M_DIV[1] | | | | | 5 | CLK8M_DIV[0] | Value | CLK8M divider ratio | | | |---|---------------|-------------|-------------------------------------------------------------------|-------|-----| | | | 000 | CLK8M is divided by 1(8MHz) | | | | | | 001 | CLK8M/2(4MHz) | | | | | | 010 | CLK8M/4(2MHz) | | | | | | 011 | CLK8M/8(1MHz) | | | | | | 100 | CLK8M/32(0.25 MHz) | | | | | | 101 | CLK8M/512(15.625 KHz) | | | | | | 110 | CLK8M/4096(1.953 KHz) | | | | | | 111 | CLK8M/16384(488 Hz) | | | | | | | | | | | | | | | | | | | | | | | | | 4 | HSRCOSC_SE | | SC selection | R/W | 0 | | | L | 1:the c | lock selected is the HS RCOSC | | | | | | source | | | | | | | | clock selection depends on | | | | | 011/4014 051 | | M_SEL bit. | D 44/ | | | 3 | CLK16M_SEL | | lock selection bit | R/W | 0 | | | | | z from 32MHz crystal is selected, from 32MHz crystal is selected. | | | | 2 | CLK16M_DIV[2] | U. OIVII IZ | TIOTI 32MHZ Crystal is selected. | R/W | 000 | | | CERTOW_DIV[2] | Value | CLK16M divider ratio | 17,44 | 000 | | 1 | CLK16M_DIV[1] | 000 | CLK16M is divided by 1(16 | | | | | OEKTOW_BIV[1] | | MHz) | | | | 0 | CLK16M_DIV[0] | 001 | CLK16M/2(8 MHz) | | | | | OEKTOW_DIV[0] | 010 | CLK16M/4(4 MHz) | | | | | | 011 | CLK16M/8(2 MHz) | | | | | | 100 | CLK16M/32(0.5 MHz) | | | | | | 101 | CLK16M/512(31.25 KHz) | | | | | | 110 | CLK16M/4096(3.906 KHz) | | | | | | 111 | CLK16M/16384(976 Hz) | | | | | | | | | | MCU subsystem Reference Clock Control 2(CLKCON2, 0xS:86) | Bit<br>Field | Name | Descriptions | RW | Reset<br>Value | |--------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | MCU_INIT_WAIT | This bit is the status flag for detecting the MCU internal clock state change. | RO | 0 | | 6 | HSRCOSC_STS | When the MG2460 is gone into the power-down mode, this bit is set to 1. The HS RCOSC source is used as the wake-up clock when exiting from the power-down mode. In order to return to the normal mode, this bit should be cleared by SFR write operation to CLKCON2. | R/W | 0 | | 5:0 | Reserved | This value read from this bit is 0. | RO | 0 | The 80251 MCU clock should be changed to normal clock sources after wake-up from a power-down mode by SFR CLKCON2 register writing. Please take care of this register setting. ### 7.4.2. MCU Peripherals Clock Control The operating clock of 80251 MCU peripherals can be enabled or disabled by some SFR registers write operation. For details, please refer to the SFRs description below. Peripheral Clock Stop 0(PERI CLK STP0, 0xS:98) | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|-----------|---------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | SPI_ON | This bit is for enabling or disabling the operating clock of SPI. 0 : clock is off 1 : clock is on | R/W | 0 | | 6 | UART1_ON | This bit is for enabling or disabling the operating clock of UART1. 0: clock is off 1: clock is on | R/W | 1 | | 5 | UART0_ON | This bit is for enabling or disabling the operating clock of UART0. 0 : clock is off 1 : clock is on | R/W | 1 | | 4 | GPIO_ON | This bit is for enabling or disabling the operating clock of GPIO. 0 : clock is off 1 : clock is on | R/W | 1 | | 3 | TIMER3_ON | This bit is for enabling or disabling the operating clock of TIMER 3 0 : clock is off 1 : clock is on | R/W | 0 | | 2 | TIMER2_ON | This bit is for enabling or disabling the operating clock of TIMER 2. 0 : clock is off 1 : clock is on | R/W | 0 | | 1 | TIMER1_ON | This bit is for enabling or disabling the operating clock of TIMER 1. 0: clock is off 1: clock is on | R/W | 0 | | 0 | TIMER0_ON | This bit is for enabling or disabling the operating clock of TIMER 0. 0 : clock is off 1 : clock is on | R/W | 0 | Peripheral Clock Stop 1(PERI\_CLK\_STP1, 0xS:99) | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|-----------|-----------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | I2C_ON | This bit is for enabling or disabling the operating clock of I2C controller. 0: clock is off 1: clock is on | R/W | 0 | | 6 | IRTX_ON | This bit is for enabling or disabling the operating clock of IR TX modulator. 0 : clock is off 1 : clock is on | R/W | 0 | | 5 | FLASHC_ON | This bit is for enabling or disabling the | R/W | 0 | | | | T | | 1 | |---|----------|-------------------------------------------|-----|---| | | | operating clock of flash controller. | | | | | | 0 : clock is off | | | | | | 1 : clock is on | | | | 4 | VOICE_ON | This bit is for enabling or disabling the | R/W | 0 | | | | operating clock of voice block. | | | | | | 0 : clock is off | | | | | | 1 : clock is on | | | | 3 | I2SRX_ON | This bit is for enabling or disabling the | R/W | 0 | | | | operating clock of I2S RX. | | | | | | 0 : clock is off | | | | | | 1 : clock is on | | | | 2 | I2STX_ON | This bit is for enabling or disabling the | R/W | 0 | | | | operating clock of I2S TX. | | | | | | 0 : clock is off | | | | | | 1 : clock is on | | | | 1 | QUAD_ON | This bit is for enabling or disabling the | R/W | 0 | | | | operating clock of quadrature signal | | | | | | decoder. | | | | | | 0 : clock is off | | | | | | 1 : clock is on | | | | 0 | RNG_ON | This bit is for enabling or disabling the | R/W | 0 | | | | operating clock of random number | | | | | | generator. | | | | | | 0 : clock is off | | | | | | 1 : clock is on | | | Peripheral Clock Stop 2(PERI\_CLK\_STP2, 0xS:9A) | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|------------|----------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | PWM_CH4_ON | This bit is for enabling or disabling the operating clock of PWM channel 4. 0: clock is off 1: clock is on | R/W | 0 | | 6 | PWM_CH3_ON | This bit is for enabling or disabling the operating clock of PWM channel 3. 0: clock is off 1: clock is on | R/W | 0 | | 5 | PWM_CH2_ON | This bit is for enabling or disabling the operating clock of PWM channel 2. 0: clock is off 1: clock is on | R/W | 0 | | 4 | PWM_CH1_ON | This bit is for enabling or disabling the operating clock of PWM channel 1. 0: clock is off 1: clock is on | R/W | 0 | | 3 | PWM_CH0_ON | This bit is for enabling or disabling the operating clock of PWM channel 0. 0: clock is off 1: clock is on | R/W | 0 | | 2 | MPTOP_ON | This bit is for enabling or disabling the operating clock of MAC/PHY registers interface block. 0: clock is off 1: clock is on | R/W | 1 | | 1 | LOGIC3V_ON | This bit is for enabling or disabling the | R/W | 1 | |---|---------------|----------------------------------------------|-----|---| | | | operating clock of LOGIC3V registers | | | | | | interface block. | | | | | | 0 : clock is off | | | | | | 1 : clock is on | | | | 0 | CLKRST_CTL_ON | This bit is for enabling or disabling the | R/W | 1 | | | | operating clock of clock & reset controller. | | | | | | 0 : clock is off | | | | | | 1 : clock is on | | | Peripheral Clock Stop 3(PERI\_CLK\_STP3, 0xS:92) | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:6 | | Reserved | RO | 0 | | 5 | DMAC_ON | This bit is for enabling or disabling the operating clock of DMA controller. 0: clock is off 1: clock is on | R/W | 0 | | 4 | P3_INTCTL_ON | This bit is for enabling or disabling the operating clock of the interrupt controller for the external P3[1:0]/P3[7:4] pins. 0 : clock is off 1 : clock is on | R/W | 0 | | 3 | P2_INTCTL_ON | This bit is for enabling or disabling the operating clock of the interrupt controller for the external P2[4:0] pins. 0: clock is off 1: clock is on | R/W | 0 | | 2 | P1_INTCTL_ON | This bit is for enabling or disabling the operating clock of the interrupt controller for the external P1[7:0] pins. 0: clock is off 1: clock is on | R/W | 0 | | 1 | P0_INTCTL_ON | This bit is for enabling or disabling the operating clock of the interrupt controller for the external P0[7:0] pins . 0 : clock is off 1 : clock is on | R/W | 0 | | 0 | WDT_ON | This bit is for enabling or disabling the operating clock of Watchdog timer block. 0: clock is off 1: clock is on | R/W | 1 | ### 7.4.3. MAC/PHY Clocks Control Please refer to the clock & reset in Section 8.1 of peripherals chapter for details. ### 7.5. Resets The MG2460 has four types of reset sources. • The external pin RESETB is inputted to low during more than 62.5 us - Internal POR(Power-On-Reset) condition - Internal BOD(Brown Out Detector) reset condition - Watchdog timer reset condition The initial conditions after a reset are as follows; - I/O pins are configured as inputs with pull-up - CPU program counter is loaded with 0xFF:0000 in the normal mode and program execution starts at this address - All peripheral registers are initialized to their reset values. - Watchdog time is enabled The resets of MAC/PHY blocks are controlled by the separate reset controller block in the MG2460. They can be reset by S/W control besides four sources for system reset. For more detailed information, please refer to the register description in the clock & reset controller(Sec 9.1). ### 7.6. Interrupts The 80251 of MG2460 employs a program interrupt method similar to the one of 8051. When the interrupt event occurs, the 80251 core jumps to the location which is called as an interrupt vector address and the interrupt service routine at the corresponding vector address is executed. When the interrupt subroutine completes, execution resumes at the point where the interrupt occurred. Interrupts can occur as a result of internal activity (e.g. timer0 overflow) or at the initiation of an external device (external interrupt pin). The interrupt sources are sampled every clock cycle (clock rising edge) and the decision of whether an interrupt will be accepted takes place at the last clock cycle of each instruction execution or every clock cycle during idle mode. All the interrupts of MG2460 can be enabled or disabled dynamically by a user. Figure 12. Interrupts Overview of MG2460 MG2460 has 16 interrupt sources. [Table 6] describes the detailed information for each of the interrupt sources. The 'Interrupt Vector Address' indicates the address where the interrupt service routine is located. The 'Interrupt Flag' is the bit that notifies the MCU that the corresponding interrupt has occurred. The 'Priority Number' is the value which decides the priority of the interrupt. The lowest value is the highest priority interrupt source. 'Interrupt Number' is the interrupt priority fixed by the hardware. That is, when two or more interrupts having the same 'Interrupt Priority' value, occur simultaneously, the lower 'Interrupt Number' is processed first (except the NMI and TRAP source). **Table 6. Interrupt Descriptions** | Interrupt<br>Number | Interrupt Source | Interrupt<br>Vector<br>Address | Interrupt<br>Flag | Priority<br>Number | Cleared by<br>hardware(H)<br>or by<br>software(S) | |---------------------|------------------------------------|--------------------------------|----------------------|-------------------------------------|---------------------------------------------------| | 0 | External Interrupt0 | FF:0003h | IE0 | 3 | H if edge | | 1 | Timer0 | FF:000Bh | TF0 | 4 | Н | | 2 | External Interrupt1 | FF:0013h | IE1 | 5 | H if edge | | 3 | Timer1 | FF:001Bh | TF1 | 6 | Н | | 4 | UART0 | FF:0023h | Refer<br>to<br>Note1 | 7 | S | | 5 | PHY | FF:002Bh | Refer<br>to<br>Note2 | 8 | S | | 6 | UART1 | FF:0033h | Refer<br>to<br>Note1 | 9 | S | | 7 | NMI<br>(Non-Maskable<br>Interrupt) | FF:003Bh | EXIF[3] | 2 | | | 8 | SPI | FF:0043h | AIF0 | 10 | S | | 9 | Voice | FF:004Bh | AIF1 | 11 | S | | 10 | DMAC | FF:0053h | AIF2 | 12 | S | | 11 | PWM | FF:005Bh | AIF3 | 13 | S | | 12 | I2C | FF:0063h | AIF4 | 14 | S | | 13 | GPIO | FF:006Bh | AIF5 | 15 | S | | 14 | Shared IRQ | FF:0073h | AIF6 | 16 | S | | 15 | TRAP | FF:007Bh | | 1<br>(highest-not<br>interruptible) | | **Note 1:** In case of a UART Interrupt, bit[0] of the IIR register(0x4502,0x4512) in the UART block is used as a flag. Also, the Tx, Rx, Timeout, Line Status and Modern Status interrupts can be distinguished by bit[3:1] value. For more detailed information, refer to the UART0/1 description in Section 9.7. **Note 2:** In case of a PHY interrupt, The INTIDX(0x428E) register in Section 10.2.1 acts as an interrupt flag. For more detailed information, refer to the INTIDX register description in <u>Section 10.2.1.</u> A typical interrupt process occurs as follow: - An external device initiates an interrupt request signal. - This event on the signal, connected to an input pin and sampled by the 80251, is registered into a flag buffer. • The priority of the flag is compared to the priority of the other interrupt by the interrupt controller. A higher priority causes the controller to set an interrupt flag. - The setting of the interrupt flag indicates to the control unit to execute a context switch. This context switch breaks the current instruction execution flow. - When intrmode-pin of 80251 core is low(2-byte interrupt frame), the control unit completes the current instruction execution prior to saving the two lower bytes of the program counter(PC) and reloads the PC with the interrupt vector address, which is the start address of a software service routine. - When intrmode-pin of 80251 core is high (4-byte interrupt frame), the control unit completes the current instruction execution prior to saving the 3 bytes of the program counter (PC) and the PSW1 register (0xS:D1) and reloads the PC with the interrupt vector address, which is the start address of a software service routine. - The software service routine performs the assigned tasks and executes a RETI instruction as a final instruction. This instruction signals the completion of the interrupt, resets the interrupt-in-progress priority. - When intrmode-pin of 80251 is low(2-byte interrupt frame), the RETI instruction reloads the two bytes of the program counter and uses them as the 16-bit return address in region 0xFF. Program execution then continues from the original point of interruption. - When intrmode-pin of 80251 is high (4-byte interrupt frame), the RETI instruction reloads the program counter and restores the PSW1 register (0xS:D1) with their previous saved values. Program execution then continues from the original point of interruption. **Note** :The intrmode-pin is for 8051 compatible interrupt mode configuration, this pin is S/W controllable by the bit-0 of SFR WCON(0xS:C8). The reset value of intrmode-pin is high. Please refer to WCON register description in the section 7.3.5 SFR. #### 7.6.1. Interrupt Sources The MG2460 has the TRAP instruction (always enabled) and up to fifteen hardware interrupt sources. Fourteen of these hardware interrupt are maskable interrupt sources and one is non-maskable (NMI) The NMI source is always enabled and connected to the WAKE-UP flag from power-down mode. The maskable sources include two external interrupts (nINTO & nINT1), two timers interrupt (timers 0/1), two UART interrupts, five shared interrupts(IR TX, timer2, timer3, AES Done and Sleep timer time-out) and seven additional interrupt. Each interrupt(except TRAP and NMI) has an interrupt request flag, which can be set by software as well as by hardware. For some interrupts, hardware clears the request flag when it grants an interrupt. Software can clear any request flag to cancel an impending interrupt. The followings are interrupt sources in the MG2460. - External interrupts(IE0 and IE1 in TCON register) - PHY interrupt - MCU peripherals interrupt - ✓ Timer 0&1 (TF0 and TF1 in TCON register) - ✓ UART0 & UART1 - ✓ SPI - ✓ DMAC - ✓ Voice - √ 5-channel PWM - ✓ I2C - ✓ GPIO All GPIO pins except P3[3:2] pins under normal mode Two external interrupt sources P3[3:2] pins (Theses can be used as wakeup sources under the power down mode.) - NMI - ✓ Wake-up interrupt from the power-down mode - Shared interrupt - ✓ IR modulator - ✓ Timer 2 - ✓ Timer 3 - ✓ AES Done - ✓ Sleep timer time-out - TRAP interrupt The function of TRAP instruction is like a software breakpoint, which is useful in software debug. The coding of this instruction is 0xB9. By execution of the TRAP instruction, the 80251 generates an interrupt and executes the interrupt service routine at address 0xFF:007B. It acts like the highest priority non-interruptible interrupt. #### **Extended Interrupt Flag Register (EXIF, 0xS:91)** This register stores the interrupt state corresponding to each bit. When the interrupt corresponding to a bit is triggered, the flag is set to 1. | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|--------|--------------------------------------------------------------------------|-----|----------------| | 7 | T3IF | Timer3 Interrupt Flag. 0: No interrupt | R/W | 0 | | | | 1: Interrupt pending | | | | | | *Note: To clear the interrupt flag, The 1 must be written into this bit. | | | | 6 | AESIF | AES Interrupt Flag. | R/W | 0 | | | | 0: No interrupt | | | | | | 1: Interrupt pending | | | | | | *Note: To clear the interrupt flag, The 1 must be written into this bit | | | | 5 | T2IF | Timer2 Interrupt Flag. | R/W | 0 | | | | 0: No interrupt | | | | | | 1: Interrupt pending | | | | | | *Note: To clear the interrupt flag, The 1 must be written into this bit. | | | | 4 | STIF | Sleep Timer Time-out Interrupt Flag | R/W | 0 | | | | 0: No interrupt | | | | | | 1: Interrupt pending | | | | | | *Note: To clear the interrupt flag, The 1 must be written into this bit. | | | | 3 | NMI_IF | Power-down wake-up interrupt flag | R/W | 0 | | | | 0: No interrupt | | | |-----|---------|--------------------------------------------------------------------------------------|----|---| | | | 1: Interrupt pending | | | | | | *Note: To clear the interrupt flag, The 1 must be written into this bit. | | | | | | This flag provides the capability to exit from power-down mode on high-level signal. | | | | 2 | IRTX_IF | IR modulator Interrupt Flag | RO | 0 | | | | 0: No interrupt | | | | | | 1: Interrupt pending | | | | 1:0 | | Reserved bits | RO | 0 | Additional Interrupt Flag Register (AIF, 0xS:C0) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------|---------------------------------------------------------------------------------------------|-----|----------------| | 7 | | Reserved | | | | 6 | AIF6 | Shared Interrupt Flag. 0: No interrupt 1: Interrupt pending | RO | 0 | | 5 | AIF5 | <ul><li>GPIO Interrupt Flag.</li><li>0: No interrupt</li><li>1: Interrupt pending</li></ul> | RO | 0 | | 4 | AIF4 | I2C Interrupt Flag 0: No interrupt 1: Interrupt pending | RO | 0 | | 3 | AIF3 | PWM interrupt flag 0: No interrupt 1: Interrupt pending | RO | 0 | | 2 | AIF2 | DMAC Interrupt Flag 0: No interrupt 1: Interrupt pending | RO | 0 | | 1 | AIF1 | Voice Interrupt Flag 0: No interrupt 1: Interrupt pending | RO | 0 | | 0 | AIF0 | SPI Interrupt Flag 0: No interrupt 1: Interrupt pending | RO | 0 | ### 7.6.2. Interrupt Enable Each interrupt source (with the exception of TRAP and NMI) may be individually enabled or disabled by the appropriate interrupt enable bit in the IE register at 0xS:A8 or in the AIE register at 0xS:E8 for additional interrupt sources. Note IE register also contains a global disable bit (EA) that applies to all interrupts except TRAP and NMI that is not maskable. If EA is set, interrupts are individually enabled or disabled by bits in IE. If EA is clear, all interrupts are disabled. Interrupt Enable Register (IE, 0xS:A8) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | EA | Global interrupt enable 0: No interrupt will be acknowledged. 1: Each interrupt source is individually enabled or disabled by setting its corresponding enable bit. | R/W | 0 | | 6 | ES1 | UART1 interrupt enable 0: interrupt disabled 1: interrupt enabled (EA bit should be set to '1') | R/W | 0 | | 5 | EPHY | PHY interrupt enable 0: interrupt disabled 1: interrupt enabled (EA bit should be set to '1') | R/W | 0 | | 4 | ES0 | UART0 interrupt enable 0: interrupt disabled 1: interrupt enabled (EA bit should be set to '1') | R/W | 0 | | 3 | ET1 | Timer1 interrupt enable 0: interrupt disabled 1: interrupt enabled (EA bit should be set to '1') | R/W | 0 | | 2 | EX1 | External interrupt1 enable 0: interrupt disabled 1: interrupt enabled (EA bit should be set to '1') | R/W | 0 | | 1 | ET0 | Timer0 interrupt enable 0: interrupt disabled 1: interrupt enabled (EA bit should be set to '1') | R/W | 0 | | 0 | EX0 | External interrupt0 enable 0: interrupt disabled 1: interrupt enabled (EA bit should be set to '1') | R/W | 0 | Additional Interrupt Enable Register (AIE, 0xS:E8) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------|--------------------------------------------------------------------|-----|----------------| | 7 | | Reserved | | 0 | | 6 | AIE6 | Shared interrupt enable 0: interrupt disabled 1: interrupt enabled | R/W | 0 | | 5 | AIE5 | GPIO interrupt enable 0: interrupt disabled 1: interrupt enabled | R/W | 0 | | 4 | AIE4 | I2C interrupt enable 0: interrupt disabled 1: interrupt enabled | R/W | 0 | | 3 | AIE3 | PWM interrupt enable 0: interrupt disabled 1: interrupt enabled | R/W | | | 2 | AIE2 | DMAC interrupt enable 0: interrupt disabled 1: interrupt enabled | R/W | | | 1 | AIE1 | Voice interrupt enable 0: interrupt disabled 1: interrupt enabled | R/W | | | 0 | AIE0 | SPI interrupt enable 0: interrupt disabled 1: interrupt enabled | R/W | 0 | Shared Interrupt Enable Register (IE\_SHARED IRQ, 0xS:C9) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|--------|----------------------------------------------------------------------------------|-----|----------------| | 7 | T3_IE | Timer 3 interrupt enable 0: interrupt disabled 1: interrupt enabled | R/W | 0 | | 6 | AES_IE | AES Done interrupt enable 0: interrupt disabled 1: interrupt enabled | R/W | 0 | | 5 | T2_IE | Timer 2 interrupt enable 0: interrupt disabled 1: interrupt enabled | R/W | 0 | | 4 | ST_IE | Sleep Timer time-out interrupt enable 0: interrupt disabled 1: interrupt enabled | R/W | 0 | | 3 | | Reserved | | 0 | |-----|-------|-------------------------------|-----|---| | 2 | IR_IE | IR modulator interrupt enable | R/W | 0 | | | | 0: interrupt disabled | | | | | | 1: interrupt enabled | | | | 1:0 | | Reserved | | 0 | ### 7.6.3. Interrupt Priority Each of the hardware interrupt sources may be individually programmed to one of four priority levels (except the NMI input, which has a higher priority). This is accomplished by one bit in the Interrupt Priority HIGH registers (IPH0 or AIPH) and one in the Interrupt Priority Low registers (IPL0 or AIPL). This provides each interrupt source four possible priority level selection bits. | IPH0.x<br>AIPH.x | IPL0.x<br>AIPL.x | Priority level | |------------------|------------------|----------------| | AIPH.X | AIPL.X | | | 0 | 0 | 0 (lowest) | | 0 | 1 | 1 | | 1 | 0 | 2 | | 1 | 1 | 3(highest) | The TRAP instruction is the highest priority interrupt. A TRAP cannot be interrupted by any other interrupt source including the TRAP. A low-priority interrupt can be itself interrupted by a higher priority interrupt, but not by another lower or equal priority interrupts. Higher priority interrupts are serviced before lower priority interrupts. If two requests of the same priority level are received simultaneously, an internal polling sequence determines which request is serviced, according to [Table 6] in Section 7.6. Interrupt Priority High Register 0(IPH0, 0xS:B7) | Bit<br>Number | Bit<br>Name | Descriptions | R/W | Reset<br>Value | |---------------|-------------|----------------------------------------------------------|-----|----------------| | 7 | | Reserved | | 0 | | 6 | IPHS1 | UART1 Interrupt Priority level most significant bit | R/W | 0 | | 5 | IPHPHY | PHY Interrupt Priority level most significant bit | R/W | 0 | | 4 | IPHS0 | UARTO Interrupt Priority level most significant bit | R/W | 0 | | 3 | IPHT1 | Timer1 Interrupt Priority level most significant bit | R/W | 0 | | 2 | IPHX1 | External Interrupt 1 Priority level most significant bit | R/W | 0 | | 1 | IPHT0 | Timer0 Interrupt Priority level most significant bit | R/W | 0 | | 0 | IPHX0 | External Interrupt 0 Priority level most | R/W | 0 | |---|-------|------------------------------------------|-----|---| | | | significant bit | | | **Interrupt Priority Low Register 0(IPL0, 0xS:B8)** | Bit<br>Number | Bit<br>Name | Descriptions | R/W | Reset<br>Value | |---------------|-------------|----------------------------------------------------------|-----|----------------| | 7 | | Reserved | | 0 | | 6 | IPLS1 | UART1 Interrupt Priority level less significant bit | R/W | 0 | | 5 | IPLPH<br>Y | PHY Interrupt Priority level less significant bit | R/W | 0 | | 4 | IPLS0 | UARTO Interrupt Priority level less significant bit | R/W | 0 | | 3 | IPLT1 | Timer1 Interrupt Priority level less significant bit | R/W | 0 | | 2 | IPLX1 | External Interrupt 1 Priority level less significant bit | R/W | 0 | | 1 | IPLT0 | Timer0 Interrupt Priority level less significant bit | R/W | 0 | | 0 | IPLX0 | External Interrupt 0 Priority level less significant bit | R/W | 0 | Additional Interrupt Priority High Register 0(AIPH, 0xS:F7) | Bit | Bit | Descriptions | R/W | Reset | |--------|-------|------------------------------------------------|-------|-------| | Number | | Descriptions | IN/VV | | | Number | Name | | | Value | | 7 | | Reserved | | 0 | | 6 | AIPH6 | Shared interrupt priority most significant bit | R/W | 0 | | 5 | AIPH5 | GPIO priority most significant bit | R/W | 0 | | 4 | AIPH4 | I2C interrupt priority most significant bit | R/W | 0 | | 3 | AIPH3 | PWM interrupt priority most significant bit | R/W | 0 | | 2 | AIPH2 | DMAC interrupt priority most significant bit | R/W | 0 | | 1 | AIPH1 | Voice interrupt priority most significant bit | R/W | 0 | | 0 | AIPH0 | SPI interrupt priority most significant bit | R/W | 0 | Additional Interrupt Priority Low Register 0(AIPL, 0xS:F8) | Bit<br>Number | Bit<br>Name | Descriptions | R/W | Reset<br>Value | |---------------|-------------|------------------------------------------------|-----|----------------| | 7 | | Reserved | | 0 | | 6 | AIPL6 | Shared interrupt priority less significant bit | R/W | 0 | | 5 | AIPL5 | GPIO interrupt priority less significant bit | R/W | 0 | | 4 | AIPL4 | I2C interrupt priority less significant bit | R/W | 0 | | 3 | AIPL3 | PWM interrupt priority less significant bit | R/W | 0 | | 2 | AIPL2 | DMAC interrupt priority less significant bit | R/W | 0 | | 1 | AIPL1 | Voice interrupt priority less significant bit | R/W | 0 | | 0 | AIPL0 | SPI interrupt priority less significant bit | R/W | 0 | ## 8. DIRECT MEMORY ACCESS MG2460 supports direct memory access (DMA) for transferring data between two memory units. The DMA source/destination is one of followings: - UART0 - UART1 - SPI - Data memory - MAC FIFO - I2S - Voice codec FIFO There are four DMA channels. Each channel can be programmable independently and scheduled by round robin channel selection rule with 4-level priority. The base address of the DMA control registers is 0x01:4C00. DMA starts when DMA channel is enabled(CH\_EN = 1). DMA configuration register (0x4C00) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:1 | | Reserved | R/W | 0x00 | | 0 | PAUSE | DMA pause Writing '1' will pause the DMA engine (for all channels). Writing '0' will enable/resume all operations. This bit will return the status of the DMA engine: '1' = Paused / '0' = Normal. | R/W | 0x0 | DMA interrupt mask register (0x4C01) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|---------|-----------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:4 | | Reserved | R/W | 0x0 | | 3:0 | INTR_EN | Interrupt enable for DMA channel N | R/W | 0x0 | | | | Writing '1' will enable the generation of the interrupt for the source. Writing '0' will disable the generation of the interrupt. | | | DMA interrupt source register (0x4C02) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:4 | | Reserved | R/W | 0x0 | | 3:0 | INTR_SRC | Interrupt source indication Whenever the MCU receives an interrupt, the interrupt handler must read this register to determine the source of the interrupt. Some bits should be cleared by writing '1' after a read. (For clearing interrupt source corresponding DMA channel 2, write "0100".) | R/W | 0x0 | # DMA channel configuration registers (0x4C04 + $CH_NUMBER \times 10 + Addr_Offset where <math>CH_NUMBER = 0 \sim 3$ ) | • | | (0x4C04 + CH_NUMBER x 10 + Addr_Offset where CH_NUMBER = 0 ~ 3) | | | | | | | | |----------------|--------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----|----------------|--|--|--|--| | Addr<br>offset | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | | | | | | 0 | 7 | DMA_DONE | Interrupt source [DMA DONE] | RO | 0x0 | | | | | | | 6 | DMA_ERR | Interrupt source [DMA ERROR] | RO | 0x0 | | | | | | | 5 | EN_INTR_<br>DONE | Enable interrupt when DMA transfer is done | R/W | 0x0 | | | | | | | 4 | EN_INTR_ER<br>R | Enable interrupt for channel errors | R/W | 0x0 | | | | | | | 3:2 | CH_PRIORIT<br>Y | Channel priority '0' indicates the lowest priority. '0b11' indicates the highest priority. | R/W | 0x0 | | | | | | | 1 | | RESERVED | R/W | 0x0 | | | | | | | 0 | CH_RESET | Channel reset Writing"0" will reset the DMA channel. Default reset value is "1" | WO | 0x1 | | | | | | 1 | 7 | ERR_IND | ERROR DMA channel stopped due to error | RO | 0x0 | | | | | | | 6 | DONE_IND | DONE DMA channel done (If Automatic mode is set to '1', this bit will not be set to '1') | RO | 0x0 | | | | | | | 5 | CH_BUSY | BUSY DMA channel busy | RO | 0x0 | | | | | | | 4 | CH_EN | Channel enable | R/W | 0x0 | | | | | | | 3:2 | | RESERVED | R/W | 0x0 | | | | | | | 1 | IGN_DEST_E<br>RR | Destination error ignore Writing '1' will ignore the error signal generated by the destination | R/W | 0x0 | | | | | | | 0 | CH_STOP | DMA stop Writing '1' will cause the DMA to stop its current transfer and set ERROR bit. | WO | 0x0 | | | | | | 2 | 7:0 | DATA_SIZE | Transfer size up to 255 bytes | R/W | 0x00 | | | | | | 3 | 7:0 | TRANSFER_C<br>OUNT | Transferred data count | RO | 0x00 | | | | | | 4 | 7 | FIFO_ACCES<br>S | FIFO access (Source) Writing '1' indicates the FIFO access for source memory. (Source address is corresponding to POP address.) | R/W | 0x0 | | | | | | | 6:0 | SOURCE_AD<br>DR_0 | Source address | R/W | 0x01 | | | | | | 5 | 7:0 | SOURCE_AD<br>DR_1 | {SOURCE_ADDR_0[6:0],SOURCE_ADD<br>R_1,SOURCE_ADDR_2} (23-bit | R/W | 0x00 | |---|-----|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|------| | 6 | 7:0 | SOURCE_AD<br>DR_2 | representation for memory address) SOURCE_ADDR_0 is corresponding to MSB. (Reset value is 0x010000) | R/W | 0x00 | | 7 | 7 | FIFO_ACCES<br>S | FIFO access (Destination) Writing '1' indicates the FIFO access for destination memory. (Destination address is corresponding to PUSH address.) | R/W | 0x0 | | | 6:0 | DEST_ADDR_<br>0 | Destination address | R/W | 0x01 | | 8 | 7:0 | DEST_ADDR_<br>1 | {DEST_ADDR_0[6:0],DEST_ADDR_1,D<br>EST_ADDR_2} (23-bit representation for | R/W | 0x00 | | 9 | 7:0 | DEST_ADDR_<br>2 | memory address) DEST_ADDR_0 is corresponding to MSB. (Reset value is 0x010000) | R/W | 0x00 | ### 9. PERIPHERALS ### 9.1. Clock and Reset Controller This block supports the clock on/off and SW resets for the individual blocks in the MAC/PHY or RF/Analog. Also, it selects the ADC sampling clock of ADC decimator block and controls the clock output function for supplying the clock to external devices. Figure 13. Clocks Structure of the MAC/PHY block #### PHY\_CLK\_EN0 (PHY Clock Enable Register 0, 0x4780) This register is used to enable or disable clocks of the MAC/PHY block. | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------------|---------------------------------------------------------------------|-----|----------------| | 7 | CLK_MPI_EN | CLK_MPI clock on/off control bit 0: clock disabled 1: clock enabled | R/W | 0 | | 6 | CLK_RX_EN | CLK_RX clock on/off control bit 0: clock disabled 1: clock enabled | R/W | 0 | | 5 | CLK_REG_EN | CLK_REG clock on/off control bit 0: clock disabled 1: clock enabled | R/W | 0 | | 4 | CLK_TX_EN | CLK_TX clock on/off control bit 0: clock disabled | R/W | 0 | | | | 1: clock enabled | | | |---|------------|---------------------------------------------------------------------|-----|---| | 3 | CLK_TST_EN | CLK_TST clock on/off control bit 0: clock disabled 1: clock enabled | R/W | 0 | | 2 | CLK_MR_EN | CLK_MR clock on/off control bit 0: clock disabled 1: clock enabled | R/W | 0 | | 1 | CLK_MT_EN | CLK_MT clock on/off control bit 0: clock disabled 1: clock enabled | R/W | 0 | | 0 | CLK_AES_EN | CLK_AES clock on/off control bit 0: clock disabled 1: clock enabled | R/W | 0 | ### PHY\_CLK\_EN1 (PHY Clock Enable Register 1, 0x4781) This register is used to enable or disable clocks of the MAC/PHY or RF/Analog block. | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|--------------|----------------------------------------------------------------------------------------|-----|----------------| | 7:6 | | Reserved | RO | 0 | | 5 | DCCLK_EN | DCCLK (16MHz) clock on/off control bit 0: clock disabled 1: clock enabled | R/W | 0 | | 4 | CLK_32M_EN | 32 MHz clock on/off control bit for just monitoring 0: clock disabled 1: clock enabled | R/W | 0 | | 3 | CLK_ADC_EN | CLK_ADC clock on/off control bit 0: clock disabled 1: clock enabled | R/W | 0 | | 2 | CLK_DECI_EN | CLK_DECI clock on/off control bit 0: clock disabled 1: clock enabled | R/W | 0 | | 1 | CLK_DMCAL_EN | CLK_DMCAL clock on/off control bit 0: clock disabled 1: clock enabled | R/W | 0 | | 0 | CLK_RXADC_EN | CLK_RXADC clock on/off control bit 0: clock disabled 1: clock enabled | R/W | 0 | ### PHY\_CLK\_FR\_EN0 (PHY Clock Force Enable Register 0, 0x4782) This register is always used to enable the clock regardless of clock enable registers setting. | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | CLK_MPI_FR_EN | Force the CLK_MPI clock to be enabled regardless of CLK_MPI_EN bit setting 0: clock is not forced to be enabled 1: clock is forced to be enabled | R/W | 0 | | 6 | CLK_RX_FR_EN | Force the CLK_RX clock to be enabled regardless of CLK_RX_EN bit setting 0: clock is not forced to be enabled 1: clock is forced to be enabled | R/W | 0 | | 5 | CLK_REG_FR_EN | Force the CLK_REG clock to be enabled regardless of CLK_REG_EN bit setting 0: clock is not forced to be enabled 1: clock is forced to be enabled | R/W | 0 | | 4 | CLK_TX_FR_EN | Force the CLK_TX clock to be enabled regardless of CLK_TX_EN bit setting 0: clock is not forced to be enabled 1: clock is forced to be enabled | R/W | 0 | | 3 | CLK_TST_FR_EN | Force the CLK_TST clock to be enabled regardless of CLK_TST_EN bit setting 0: clock is not forced to be enabled 1: clock is forced to be enabled | R/W | 0 | | 2 | CLK_MR_FR_EN | Force the CLK_MR clock to be enabled regardless of CLK_MR_EN bit setting 0: clock is not forced to be enabled 1: clock is forced to be enabled | R/W | 0 | | 1 | CLK_MT_FR_EN | Force the CLK_MT clock to be enabled regardless of CLK_MT_EN bit setting 0: clock is not forced to be enabled 1: clock is forced to be enabled | R/W | 0 | | 0 | CLK_AES_FR_EN | Force the CLK_AES clock to be enabled regardless of CLK_AES_EN bit setting 0: clock is not forced to be enabled 1: clock is forced to be enabled | R/W | 0 | ### PHY\_CLK\_FR\_EN1 (PHY Clock Force Enable Register 1, 0x4783) This register is always used to enable the clock regardless of clock enable registers setting. | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-------------|--------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:6 | | Reserved | RO | 0 | | 5 | DCCLK_FR_EN | Force the DCCLK clock to be enabled regardless of DCCLK_EN bit setting 0: clock is not forced to be enabled | R/W | 0 | | | | 1: clock is forced to be enabled | | | |---|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---| | 4 | OSCLK_FR_EN | Force the OSCLK clock to be enabled regardless of OSCLK_EN bit setting 0: clock is not forced to be enabled 1: clock is forced to be enabled | R/W | 0 | | 3 | CLK_ADC_FR_EN | Force the CLK_ADC clock to be enabled regardless of CLK_ADC_EN bit setting 0: clock is not forced to be enabled 1: clock is forced to be enabled | R/W | 0 | | 2 | CLK_DECI_FR_EN | Force the CLK_DECI clock to be enabled regardless of CLK_DECI_EN bit setting 0: clock is not forced to be enabled 1: clock is forced to be enabled | R/W | 0 | | 1 | CLK_DMCAL_FR_EN | Force the CLK_DMCAL clock to be enabled regardless of CLK_DMCAL_EN bit setting 0: clock is not forced to be enabled 1: clock is forced to be enabled | R/W | 0 | | 0 | CLK_RXADC_FR_EN | Force the CLK_RXADC clock to be enabled regardless of CLK_RXADC_EN bit setting 0: clock is not forced to be enabled 1: clock is forced to be enabled | R/W | 0 | ### PHY\_SW\_RSTB (PHY S/W Reset Register, 0x4784) This register is used to control the S/W resets of the MAC/PHY block. The active reset level is low. | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-------------|--------------------------------------------------------------------------------------|-----|----------------| | 7 | | Reserved | RO | 1 | | 6 | RESETB_DECI | RESETB_DECI reset signal control bit 0: RESETB_DECI active 1: RESETB_DECI inactive | R/W | 1 | | 5 | RESETB_MAC | RESETB_MAC reset signal control bit 0: RESETB_MAC active 1: RESETB_MAC inactive | R/W | 1 | | 4 | RESETB_MPI | RESETB_MPI reset signal control bit 0: RESETB_MPI active 1: RESETB_MPI inactive | R/W | 1 | | 3 | RESETB_REG | RESETB_REG reset signal control bit 0: RESETB_REG active 1: RESETB_REG inactive | R/W | 1 | | 2 | RESETB_RF | RESETB_RF reset signal control bit 0: RESETB_RF active 1: RESETB_RF inactive | R/W | 1 | | 1 | RESETB_TX | RESETB_TX reset signal control bit | R/W | 1 | | | | 0: RESETB_TX active | | | |---|-----------|------------------------------------|-----|---| | | | 1: RESETB_TX inactive | | | | 0 | RESETB_RX | RESETB_RX reset signal control bit | R/W | 1 | | | | 0: RESETB_RX active | | | | | | 1: RESETB_RX inactive | | | ### MPTOP\_CLK\_SEL (MAC/PHY Reference Clock Selection Register, 0x4785) This register selects the operating clock of the MAC/PHY block depending on the selected data rate mode. | Bit<br>Field | Name | Descriptions | | R/W | Reset<br>Value | |--------------|----------------|------------------------------------|--------------------------------------------|---------|----------------| | 7:4 | | Reserved bits | 3 | RO | 0 | | 3 | CLK_AGC_SEL | Select the CLK_AGC clo | operating frequency of inter<br>ock source | nal R/W | 0 | | | | Data Rate | Bit value | | | | | | 2Mcps | 0: 8 MHz, 1: 16 MHz | | | | | | 4Mcps | 0: 16 MHz, 1: 32 MHz | | | | 2 | MAC_CLK_SEL | Select the op<br>0:8MHz<br>1:16MHz | | | | | 1 | PHY_CLK_SEL[1] | | | R/W | 0 | | 0 | PHY_CLK_SEL[0] | Bit values | Configuration | R/W | 0 | | | | 11 | 4Mcps clocks selection | | | | | | others | 2Mcps clocks selection | | | ### ADC\_CLK\_SEL (ADC Sampling Clock Selection Register, 0x4786) This register selects the ADC sampling clock to ADC decimator block. | Bit<br>Field | Name | Descriptions | | R/W | Reset<br>Value | |--------------|----------------|--------------|--------------------|-----|----------------| | 7:2 | | Reserved | | RO | 0 | | 1 | ADC_CLK_SEL[1] | | | R/W | 10 | | 0 | ADC_CLK_SEL[0] | Bit values | ADC sampling clock | | | | | | 00 | 1 MHz | | | | | | 01 | 2 MHz | | | | | | 10 | 4 MHz | | | | | | 11 | Not valid | | | #### EXT\_CLK\_CTL (External Clock Output Control Register, 0x4787) The MG2460 supports the external clock output function to interface with the external devices. The selectable clock is as following table and is output to P1[3] when the clock output function is enabled. The default value is the clock output disabled. | Bit<br>Field | Name | Descriptions | | | R/W | Reset<br>Value | |--------------|----------------|-------------------------------------------|--------------------------------------------------------------------------------------|--|-----|----------------| | 7 | EXT_CLK_EN | 0: output is | Enable the external clock output function 0: output is disabled 1: output is enabled | | | 0 | | 6:3 | | Reserved | | | RO | 0 | | 2 | EXT_CLK_SEL[2] | | | | R/W | 0 | | 1 | EXT_CLK_SEL[1] | Bits | External clock frequency | | R/W | 0 | | 0 | EXT_CLK_SEL[0] | values 000 001 010 011 100 101 110 | 500 KHz 1 MHz 2 MHz 4 MHz 8 MHz 16 MHz 32 MHz | | R/W | 0 | | | | 111 | Clock is the off-state | | | | ### 9.2. Input/Output Ports(GPIO) The MG2460 has 22 general purpose pins which have the following key features. - General I/O pins with selectable direction for each bit - Programmable pull-up/down control for each bit - Driving strength control for each bit - External input disabling function for each bit - Interrupt generation from all GPIO pins except P3[3:2] (This function is valid under normal mode and assigned to the separate interrupt vector.) - External interrupt capability for P3[3:2] pins (These lines can be used to wake up the MG2460 from power down modes.) - Wakeup sources in power down modes (For the detailed description, please see the section 8.19 of power management) The GPIO functions are listed in [Table 7]. [Figure 14] shows the block diagram of the GPIO. The GPIO pins after a reset are configured as inputs with pull-up. Table 7. PORT-0/1/2/3 Operation Truth Table | | INPUTs | | | | | |-----|--------|----|----|-----------|--| | OEN | I | PE | PS | PAD | | | 0 | 0 | Х | Х | 0 | | | 0 | 1 | Х | Х | 1 | | | 1 | Х | 0 | Х | Hi-Z | | | 1 | Х | 1 | 0 | Pull-down | | | 1 | Х | 1 | 1 | Pull-up | | | DS | Current Spec. | |----|---------------| | 0 | Low-drive | | 1 | High-drive | Figure 14. PORT-0/1/2/3 PAD Block Diagram ### 9.2.1. Port Data Registers(SFR area) PORT-3 DATA REGISTER (P3, 0xS:B0) | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:0 | P3[7:0] | This port register is used as a general purpose I/O ports. When reading the each bit of PORT-3, the current status value of the corresponding bit is returned. When writing the each bit of PORT-3, the corresponding PORT-3 bit is changed to the new value. By default, the direction of P3[7:0] is the input mode and the pull-up enable bit is the active-state. For details of pull-up/pull-down controls of P3[7:0], Please see to the Power Management section(9.15). | R/W | OxFF | PORT-2 DATA REGISTER (P2, 0xS:A0) | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:5 | | Reserved | | | | 4:0 | P2[4:0] | This port register is used as a general purpose I/O ports. When reading the each bit of PORT-2, the current status value of the corresponding bit is returned. When writing the each bit of PORT-2, the corresponding PORT-2 bit is changed to the new value. By default, the direction of P2[4:0] is the | R/W | 0x1F | | input mode and the pull-up enable bit is the active-state. For details of pull-up/pull-down controls of P2[4:0], Please see to the Power Management | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | section(9.15). Note: The P2[4:0] is pin-shared with JTAG ports of 80251. By default, the JTAG ports is selected. To select the GPIO P2[4:0], it should be set the JTAG_SEL bit in WCON SFR to 0.(Please refer to WCON SFR description of sec. 7.3.5) | | PORT-1 DATA REGISTER (P1, 0xS:90) | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:0 | P1[7:0] | This port register is used as a general purpose I/O ports. When reading the each bit of PORT-1, the current status value of the corresponding bit is returned. When writing the each bit of PORT-1, the corresponding PORT-1 bit is changed to the new value. By default, the direction of P1[7:0] is the input mode and the pull-up enable bit is the active-state. For details of pull-up/pull-down controls of P1[7:0], Please see to the Power Management section(9.15). | R/W | 0xFF | PORT-0 DATA REGISTER (P0, 0xS:80) | TORT-O DATA REGIOTER (1 0, 0x0:00) | | | | | | | | |------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------|--|--|--| | Bit Field | Name | Descriptions | R/W | Reset<br>Value | | | | | 7:0 | P0[7:0] | This port register is used as a general purpose I/O ports. When reading the each bit of PORT-0, the current status value of the corresponding bit is returned. When writing the each bit of PORT-0, the corresponding PORT-0 bit is changed to the new value. By default, the direction of P0[7:0] is the input mode and the pull-up enable bit is the active-state. For details of pull-up/pull-down controls of P0[7:0], Please see to the Power Management section(9.15). | R/W | 0xFF | | | | ### 9.2.2. Port Direction Registers(SFR area) ### PORT-0 OUTPUT ENABLE REGISTER (P00EN, 0xS:B1) This register is SFR for setting the PORT-0 directions. | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:0 | P00EN[7:0] | When writing a '1' to the port direction SFR bit, sets the corresponding bit to be an input. Writing a '0' causes the port bit to be an output. | R/W | 0xFF | #### PORT-1 OUTPUT ENABLE REGISTER (P10EN, 0xS:B2) This register is SFR for setting the PORT-1 directions. | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|------------|----------------------------------------------------|-----|----------------| | 7:0 | P10EN[7:0] | When writing a '1' to the port direction SFR bit, | R/W | 0xFF | | | | sets the corresponding bit to be an input. | | | | | | Writing a '0' causes the port bit to be an output. | | | #### PORT-2 OUTPUT ENABLE REGISTER (P2OEN, 0xS:B3) This register is SFR for setting the PORT-2 directions. | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:5 | | Reserved | | | | 4:0 | P2OEN[4:0] | When writing a '1' to the port direction SFR bit, sets the corresponding bit to be an input. Writing a '0' causes the port bit to be an output. | R/W | 0x1F | #### PORT-3 OUTPUT DATA REGISTER (P30EN, 0xS:B4) This register is SFR for setting the PORT-3 directions. | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:0 | P3OEN[7:0] | When writing a '1' to the port direction SFR bit, sets the corresponding bit to be an input. Writing a '0' causes the port bit to be an output. | R/W | 0xFF | ### 9.2.3. Port Input Enable Registers (SFR area) #### PORT-0 INPUT ENABLE REGISTER (P0\_IE, 0xS:B9) This register is SFR for enabling or disabling the inputs from the external PORT-0 PADs. Please refer to Figure 10 and Table 5 below for PAD IN/OUT pins and operation modes. | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:0 | P0_IE[7:0] | When writing a '1' to the PORT-0 PAD input enable SFR bit, enabled the input from the corresponding PORT-0 PAD. Writing a '0' causes the input from PAD to be disabled. | R/W | 0xFF | #### PORT-1 INPUT ENABLE REGISTER (P1\_IE, 0xS:BA) This register is SFR for enabling or disabling the inputs from the external PORT-1 PADs. | <u> </u> | This register is of it for chabining of alloadining the inpute from the external for the first | | | | | | |-----------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------|--|--| | Bit Field | Name | Descriptions | R/W | Reset<br>Value | | | | 7:0 | P1_IE[7:0] | When writing a '1' to the PORT-1 PAD input enable SFR bit, enabled the input from the corresponding PORT-1 PAD. Writing a '0' causes the input from PAD to be disabled. | R/W | 0xFF | | | #### PORT-2 INPUT ENABLE REGISTER (P2\_IE, 0xS:BB) This register is SFR for enabling or disabling the inputs from the external PORT-2 PADs. | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:5 | | Reserved | | | | 4:0 | P2_IE[4:0] | When writing a '1' to the PORT-2 PAD input enable SFR bit, enabled the input from the corresponding PORT-2 PAD. Writing a '0' causes the input from PAD to be disabled. | R/W | 0x1F | ### PORT-3 INPUT ENABLE REGISTER (P3\_IE, 0xS:BC) This register is SFR for enabling or disabling the inputs from the external PORT-3 PADs. | Bit Field | Name | Descriptions | R/W | Reset | |-----------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | | | | | Value | | 7:0 | P3_IE[7:0] | When writing a '1' to the PORT-3 PAD input enable SFR bit, enabled the input from the corresponding PORT-3 PAD. Writing a '0' causes the input from PAD to be disabled. | R/W | 0xFF | ### 9.2.4. Port Drive Strength Selection Registers (SFR area) ### PORT-0 DRIVE STRENGTH SELECTION REGISTER (P0\_DS, 0xS:C1) This register is SFR for selecting the drive strength capability of PORT-0. | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|----------|-------------------------------------------------------------|-----|----------------| | 7 | P0_DS[7] | Select the drive strength of P0[7]-pin (0: 4 mA, 1: 8 mA) | R/W | 0 | | 6 | P0_DS[6] | Select the drive strength of P0[6]-pin (0: 4 mA, 1: 8 mA) | R/W | 0 | | 5 | P0_DS[5] | Select the drive strength of P0[5]-pin (0:4 mA, 1:8 mA) | R/W | 0 | | 4 | P0_DS[4] | Select the drive strength of P0[4]-pin (0: 12 mA, 1: 16 mA) | R/W | 0 | | 3 | P0_DS[3] | Select the drive strength of P0[3]-pin (0: 12 mA, 1: 16 mA) | R/W | 0 | | 2 | P0_DS[2] | Select the drive strength of P0[2]-pin (0:12 mA, 1:16 mA) | R/W | 0 | | 1 | P0_DS[1] | Select the drive strength of P0[1]-pin (0: 12 mA, 1: 16 mA) | R/W | 0 | | 0 | P0_DS[0] | Select the drive strength of P0[0]-pin (0:12 mA, 1:16 mA) | R/W | 0 | ### PORT-1 DRIVE STRENGTH SELECTION REGISTER (P1\_DS, 0xS:C2) This register is SFR for selecting the drive strength capability of PORT-1. | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|----------|---------------------------------------------------------|-----|----------------| | 7 | P1_DS[7] | Select the drive strength of P1[7]-pin (0:4 mA, 1:8 mA) | R/W | 0 | | 6 | P1_DS[6] | Select the drive strength of P1[6]-pin (0:4 mA, 1:8 mA) | R/W | 0 | | 5 | P1_DS[5] | Select the drive strength of P1[5]-pin (0:4 mA, 1:8 mA) | R/W | 0 | | 4 | P1_DS[4] | Select the drive strength of P1[4]-pin (0:4 mA, 1:8 mA) | R/W | 0 | | 3 | P1_DS[3] | Select the drive strength of P1[3]-pin (0:4 mA, 1:8 mA) | R/W | 0 | | 2 | P1_DS[2] | Select the drive strength of P0[2]-pin (0:4 mA, 1:8 mA) | R/W | 0 | | 1 | P1_DS[1] | Select the drive strength of P0[1]-pin (0:4 mA, 1:8 mA) | R/W | 0 | | 0 | P1_DS[0] | Select the drive strength of P0[0]-pin (0:4 mA, 1:8 mA) | R/W | 0 | #### PORT-2 DRIVE STRENGTH SELECTION REGISTER (P2\_DS, 0xS:C3) This register is SFR for selecting the drive strength capability of PORT-2. | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|----------|-------------------------------------------------------------|-----|----------------| | 7:5 | | Reserved | | | | 4 | P2_DS[4] | Select the drive strength of P2[4]-pin (0 : 4 mA , 1: 8 mA) | R/W | 0 | | 3 | P2_DS[3] | Select the drive strength of P2[3]-pin (0:4 mA, 1:8 mA) | R/W | 0 | | 2 | P2_DS[2] | Select the drive strength of P2[2]-pin (0:4 mA, 1:8 mA) | R/W | 0 | | 1 | P2_DS[1] | Select the drive strength of P2[1]-pin (0:4 mA, 1:8 mA) | R/W | 0 | | 0 | P2_DS[0] | Select the drive strength of P2[0]-pin (0:4 mA, 1:8 mA) | R/W | 0 | #### PORT-3 DRIVE STRENGTH SELECTION REGISTER (P3\_DS, 0xS:C4) This register is SFR for selecting the drive strength capability of PORT-3. | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|----------|-------------------------------------------------------------|-----|----------------| | 7 | P3_DS[7] | Select the drive strength of P3[7]-pin (0:4 mA, 1:8 mA) | R/W | 0 | | 6 | P3_DS[6] | Select the drive strength of P3[6]-pin (0 : 4 mA , 1: 8 mA) | R/W | 0 | | 5 | P3_DS[5] | Select the drive strength of P3[5]-pin (0 : 4 mA , 1: 8 mA) | R/W | 0 | | 4 | P3_DS[4] | Select the drive strength of P3[4]-pin (0 : 4 mA , 1: 8 mA) | R/W | 0 | | 3 | P3_DS[3] | Select the drive strength of P3[3]-pin (0 : 4 mA , 1: 8 mA) | R/W | 0 | | 2 | P3_DS[2] | Select the drive strength of P3[2]-pin (0 : 4 mA , 1: 8 mA) | R/W | 0 | | 1 | P3_DS[1] | Select the drive strength of P3[1]-pin (0 : 4 mA , 1: 8 mA) | R/W | 0 | | 0 | P3_DS[0] | Select the drive strength of P3[0]-pin (0 : 4 mA , 1: 8 mA) | R/W | 0 | ### 9.2.5. Port Pull-up/down Control Registers These registers are mapped to the DATA memory area and can be accessed by MOVX instruction of 8051 core. These registers value are retained in the power down mode. Please refer to the GPIOPS0/GPIOPE0, GPIOPS1/GPIOPE1, GPIOPS3/GPIOPE3 registers in the section 8.19 for details on the register setting. ### 9.2.6. Port Interrupt Control Registers (SFR area) The interrupt generation from GPIO pins is valid only under the normal mode. In the power down mode, all GPIO pins can be only used as the wakeup sources depending on the always-on register setting.(Please refer to the Section 9.21) The interrupt vector address is also different in case of normal mode and power down mode. (normal mode: 0xFF:006B, power down mode:0xFF:003B) ## PORT-0 INTERRUPT POLARITY SELECTION REGISTER (P0\_POL, 0xS:EA) This register is SFR for selecting the active interrupt polarity of PORT-0. | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|-----------|-----------------------------------------------------------------------------------------------|-----|----------------| | 7 | P0_POL[7] | 0 : low level/falling edge interrupt selection 1 : high level/rising edge interrupt selection | R/W | 0 | | 6 | P0_POL[6] | 0 : low level/falling edge interrupt selection 1 : high level/rising edge interrupt selection | R/W | 0 | | 5 | P0_POL[5] | 0 : low level/falling edge interrupt selection 1 : high level/rising edge interrupt selection | R/W | 0 | | 4 | P0_POL[4] | 0 : low level/falling edge interrupt selection 1 : high level/rising edge interrupt selection | R/W | 0 | | 3 | P0_POL[3] | 0 : low level/falling edge interrupt selection 1 : high level/rising edge interrupt selection | R/W | 0 | | 2 | P0_POL[2] | 0 : low level/falling edge interrupt selection 1 : high level/rising edge interrupt selection | R/W | 0 | | 1 | P0_POL[1] | 0 : low level/falling edge interrupt selection 1 : high level/rising edge interrupt selection | R/W | 0 | | 0 | P0_POL[0] | 0 : low level/falling edge interrupt selection 1 : high level/rising edge interrupt selection | R/W | 0 | ### PORT-0 INTERRUPT EDGE SELECTION REGISTER (P0\_EDGE, 0xS:EB) This register is SFR for selecting the interrupt mode of PORT-0. | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|------------|--------------------------------------------------|-----|----------------| | 7 | P0_EDGE[7] | 0 : level interrupt mode 1 : edge interrupt mode | R/W | 0 | | 6 | P0_EDGE[6] | 0 : level interrupt mode 1 : edge interrupt mode | R/W | 0 | | 5 | P0_EDGE[5] | 0 : level interrupt mode 1 : edge interrupt mode | R/W | 0 | | 4 | P0_EDGE[4] | 0 : level interrupt mode 1 : edge interrupt mode | R/W | 0 | | 3 | P0_EDGE[3] | 0 : level interrupt mode 1 : edge interrupt mode | R/W | 0 | | 2 | P0_EDGE[2] | 0 : level interrupt mode 1 : edge interrupt mode | R/W | 0 | | 1 | P0_EDGE[1] | 0 : level interrupt mode 1 : edge interrupt mode | R/W | 0 | | 0 | P0_EDGE[0] | 0 : level interrupt mode 1 : edge interrupt mode | R/W | 0 | ### PORT-0 INTERRUPT ENABLE REGISTER (P0\_IRQ\_EN, 0xS:EC) This register is SFR for selecting the interrupt enabled/disabled function of PORT-0. | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|--------------|----------------------------------------------------------------------|-----|----------------| | 7 | P0_IRQ_EN[7] | O: interrupt generation disabled 1: interrupt generation enabled | R/W | 0 | | 6 | P0_IRQ_EN[6] | O: interrupt generation disabled 1: interrupt generation enabled | R/W | 0 | | 5 | P0_IRQ_EN[5] | O: interrupt generation disabled 1: interrupt generation enabled | R/W | 0 | | 4 | P0_IRQ_EN[4] | O: interrupt generation disabled 1: interrupt generation enabled | R/W | 0 | | 3 | P0_IRQ_EN[3] | O: interrupt generation disabled 1: interrupt generation enabled | R/W | 0 | | 2 | P0_IRQ_EN[2] | interrupt generation disabled interrupt generation enabled | R/W | 0 | | | 1 | P0_IRQ_EN[1] | 0: interrupt generation disabled | R/W | 0 | |---|---|--------------|----------------------------------|-----|---| | | | | 1: interrupt generation enabled | | | | ĺ | 0 | P0_IRQ_EN[0] | 0: interrupt generation disabled | R/W | 0 | | | | | 1: interrupt generation enabled | | | ### PORT-0 INTERRUPT FLAG REGISTER (P0\_IRQ\_STS, 0xS:ED) This register is SFR for reflecting the interrupt status flags of PORT-0. | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | P0_IRQ_STS[7] | 0 : No interrupt generation from P0[7] 1 : the pending interrupt generation from P0[7] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | | 6 | P0_IRQ_STS[6] | 0 : No interrupt generation from P0[6] 1 : the pending interrupt generation from P0[6] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | | 5 | P0_IRQ_STS[5] | 0 : No interrupt generation from P0[5] 1 : the pending interrupt generation from P0[5] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | | 4 | P0_IRQ_STS[4] | 0 : No interrupt generation from P0[4] 1 : the pending interrupt generation from P0[4] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | | 3 | P0_IRQ_STS[3] | 0 : No interrupt generation from P0[3] 1 : the pending interrupt generation from P0[3] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | | 2 | P0_IRQ_STS[2] | 0 : No interrupt generation from P0[2] 1 : the pending interrupt generation from P0[2] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | | 1 | P0_IRQ_STS[1] | 0 : No interrupt generation from P0[1] 1 : the pending interrupt generation from P0[1] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | | 0 | P0_IRQ_STS[0] | 0 : No interrupt generation from P0[0] 1 : the pending interrupt generation from P0[0] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | ### PORT-1 INTERRUPT POLARITY SELECTION REGISTER (P1\_POL, 0xS:F2) This register is SFR for selecting the active interrupt polarity of PORT-1. | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|-----------|-----------------------------------------------------------------------------------------------|-----|----------------| | 7 | P1_POL[7] | 0 : low level/falling edge interrupt selection 1 : high level/rising edge interrupt selection | R/W | 0 | | 6 | P1_POL[6] | 0 : low level/falling edge interrupt selection 1 : high level/rising edge interrupt selection | R/W | 0 | | 5 | P1_POL[5] | 0 : low level/falling edge interrupt selection 1 : high level/rising edge interrupt selection | R/W | 0 | | 4 | P1_POL[4] | 0 : low level/falling edge interrupt selection 1 : high level/rising edge interrupt selection | R/W | 0 | | 3 | P1_POL[3] | 0 : low level/falling edge interrupt selection 1 : high level/rising edge interrupt selection | R/W | 0 | | 2 | P1_POL[2] | 0 : low level/falling edge interrupt selection 1 : high level/rising edge interrupt selection | R/W | 0 | | 1 | P1_POL[1] | 0 : low level/falling edge interrupt selection | R/W | 0 | | | | 1 : high level/rising edge interrupt selection | | | |---|-----------|------------------------------------------------|-----|---| | 0 | P1_POL[0] | 0 : low level/falling edge interrupt selection | R/W | 0 | | | | 1 : high level/rising edge interrupt selection | | | ### PORT-1 INTERRUPT EDGE SELECTION REGISTER (P1\_EDGE, 0xS:F3) This register is SFR for selecting the interrupt mode of PORT-1. | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|------------|--------------------------------------------------|-----|----------------| | 7 | P1_EDGE[7] | 0 : level interrupt mode 1 : edge interrupt mode | R/W | 0 | | 6 | P1_EDGE[6] | 0 : level interrupt mode 1 : edge interrupt mode | R/W | 0 | | 5 | P1_EDGE[5] | 0 : level interrupt mode 1 : edge interrupt mode | R/W | 0 | | 4 | P1_EDGE[4] | 0 : level interrupt mode 1 : edge interrupt mode | R/W | 0 | | 3 | P1_EDGE[3] | 0 : level interrupt mode 1 : edge interrupt mode | R/W | 0 | | 2 | P1_EDGE[2] | 0 : level interrupt mode 1 : edge interrupt mode | R/W | 0 | | 1 | P1_EDGE[1] | 0 : level interrupt mode 1 : edge interrupt mode | R/W | 0 | | 0 | P1_EDGE[0] | 0 : level interrupt mode 1 : edge interrupt mode | R/W | 0 | ### PORT-1 INTERRUPT ENABLE REGISTER (P1\_IRQ\_EN, 0xS:F4) This register is SFR for selecting the interrupt enabled/disabled function of PORT-1. | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|--------------|----------------------------------|-----|----------------| | 7 | P1_IRQ_EN[7] | 0: interrupt generation disabled | R/W | 0 | | | | 1: interrupt generation enabled | | | | 6 | P1_IRQ_EN[6] | 0: interrupt generation disabled | R/W | 0 | | | | 1: interrupt generation enabled | | | | 5 | P1_IRQ_EN[5] | 0: interrupt generation disabled | R/W | 0 | | | | 1: interrupt generation enabled | | | | 4 | P1_IRQ_EN[4] | 0: interrupt generation disabled | R/W | 0 | | | | 1: interrupt generation enabled | | | | 3 | P1_IRQ_EN[3] | 0: interrupt generation disabled | R/W | 0 | | | | 1: interrupt generation enabled | | | | 2 | P1_IRQ_EN[2] | 0: interrupt generation disabled | R/W | 0 | | | | 1: interrupt generation enabled | | | | 1 | P1_IRQ_EN[1] | 0: interrupt generation disabled | R/W | 0 | | | | 1: interrupt generation enabled | | | | 0 | P1_IRQ_EN[0] | 0: interrupt generation disabled | R/W | 0 | | | | 1: interrupt generation enabled | | | ### PORT-1 INTERRUPT FLAG REGISTER (P1\_IRQ\_STS, 0xS:F5) This register is SFR for reflecting the interrupt status flags of PORT-1. | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | P1_IRQ_STS[7] | 0 : No interrupt generation from P1[7] 1 : the pending interrupt generation from P1[7] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | | 6 | P1_IRQ_STS[6] | 0 : No interrupt generation from P1[6] 1 : the pending interrupt generation from P1[6] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | | 5 | P1_IRQ_STS[5] | 0 : No interrupt generation from P1[5] 1 : the pending interrupt generation from P1[5] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | |---|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---| | 4 | P1_IRQ_STS[4] | 0 : No interrupt generation from P1[4] 1 : the pending interrupt generation from P1[4] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | | 3 | P1_IRQ_STS[3] | 0 : No interrupt generation from P1[3] 1 : the pending interrupt generation from P1[3] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | | 2 | P1_IRQ_STS[2] | 0 : No interrupt generation from P1[2] 1 : the pending interrupt generation from P1[2] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | | 1 | P1_IRQ_STS[1] | 0 : No interrupt generation from P1[1] 1 : the pending interrupt generation from P1[1] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | | 0 | P1_IRQ_STS[0] | 0 : No interrupt generation from P1[0] 1 : the pending interrupt generation from P1[0] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | # PORT-2 INTERRUPT POLARITY SELECTION REGISTER (P2\_POL, 0xS:E2) This register is SFR for selecting the active interrupt polarity of PORT-2. | Bit Field | Name | Descriptions | R/W | Reset | |-----------|-----------|------------------------------------------------|-----|-------| | | | | | Value | | 7:5 | | Reserved | | | | 4 | P2_POL[4] | 0 : low level/falling edge interrupt selection | R/W | 0 | | | | 1 : high level/rising edge interrupt selection | | | | 3 | P2_POL[3] | 0 : low level/falling edge interrupt selection | R/W | 0 | | | | 1 : high level/rising edge interrupt selection | | | | 2 | P2_POL[2] | 0 : low level/falling edge interrupt selection | R/W | 0 | | | | 1 : high level/rising edge interrupt selection | | | | 1 | P2_POL[1] | 0 : low level/falling edge interrupt selection | R/W | 0 | | | | 1 : high level/rising edge interrupt selection | | | | 0 | P2_POL[0] | 0 : low level/falling edge interrupt selection | R/W | 0 | | | | 1 : high level/rising edge interrupt selection | | | # PORT-2 INTERRUPT EDGE SELECTION REGISTER (P2\_EDGE, 0xS:E3) This register is SFR for selecting the interrupt mode of PORT-2. | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|------------|--------------------------|-----|----------------| | | | Reserved | | | | 4 | P2_EDGE[4] | 0 : level interrupt mode | R/W | 0 | | | | 1 : edge interrupt mode | | | | 3 | P2_EDGE[3] | 0 : level interrupt mode | R/W | 0 | | | | 1 : edge interrupt mode | | | | 2 | P2_EDGE[2] | 0 : level interrupt mode | R/W | 0 | | | | 1 : edge interrupt mode | | | | 1 | P2_EDGE[1] | 0 : level interrupt mode | R/W | 0 | | | | 1 : edge interrupt mode | | | | 0 | P2_EDGE[0] | 0 : level interrupt mode | R/W | 0 | | | | 1 : edge interrupt mode | | | # PORT-2 INTERRUPT ENABLE REGISTER (P2\_IRQ\_EN, 0xS:E4) This register is SFR for selecting the interrupt enabled/disabled function of PORT-2. | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|--------------|----------------------------------------------------------------------|-----|----------------| | | | Reserved | | | | 4 | P2_IRQ_EN[4] | O: interrupt generation disabled 1: interrupt generation enabled | R/W | 0 | | 3 | P2_IRQ_EN[3] | O: interrupt generation disabled 1: interrupt generation enabled | R/W | 0 | | 2 | P2_IRQ_EN[2] | O: interrupt generation disabled 1: interrupt generation enabled | R/W | 0 | | 1 | P2_IRQ_EN[1] | O: interrupt generation disabled 1: interrupt generation enabled | R/W | 0 | | 0 | P2_IRQ_EN[0] | O: interrupt generation disabled 1: interrupt generation enabled | R/W | 0 | ### PORT-2 INTERRUPT FLAG REGISTER (P2\_IRQ\_STS, 0xS:E5) This register is SFR for reflecting the interrupt status flags of PORT-2. | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | | | Reserved | | | | 4 | P2_IRQ_STS[4] | 0: No interrupt generation from P2[4] 1: the pending interrupt generation from P2[4] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | | 3 | P2_IRQ_STS[3] | 0 : No interrupt generation from P2[3] 1 : the pending interrupt generation from P2[3] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | | 2 | P2_IRQ_STS[2] | 0 : No interrupt generation from P2[2] 1 : the pending interrupt generation from P2[2] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | | 1 | P2_IRQ_STS[1] | 0: No interrupt generation from P2[1] 1: the pending interrupt generation from P2[1] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | | 0 | P2_IRQ_STS[0] | 0 : No interrupt generation from P2[0] 1 : the pending interrupt generation from P2[0] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | # PORT-3 INTERRUPT POLARITY SELECTION REGISTER (P3\_POL, 0xS:FA) This register is SFR for selecting the active interrupt polarity of PORT-3. | Bit Field | Name | Descriptions | R/W | Reset | |-----------|-----------|------------------------------------------------|-----|-------| | | | | | Value | | 7 | P3_POL[7] | 0 : low level/falling edge interrupt selection | R/W | 0 | | | | 1 : high level/rising edge interrupt selection | | | | 6 | P3_POL[6] | 0 : low level/falling edge interrupt selection | R/W | 0 | | | | 1 : high level/rising edge interrupt selection | | | | 5 | P3_POL[5] | 0 : low level/falling edge interrupt selection | R/W | 0 | | | | 1 : high level/rising edge interrupt selection | | | | 4 | P3_POL[4] | 0 : low level/falling edge interrupt selection | R/W | 0 | | | | 1 : high level/rising edge interrupt selection | | | | 3 | | Reserved bit | | | | 2 | | Reserved bit | | | | 1 | P3_POL[1] | 0 : low level/falling edge interrupt selection | R/W | 0 | | | | 1 : high level/rising edge interrupt selection | | | | 0 | P3_POL[0] | 0 : low level/falling edge interrupt selection | R/W | 0 | | |---|-----------|------------------------------------------------|-----|---|--| | | | 1 : high level/rising edge interrupt selection | | | | # PORT-3 INTERRUPT EDGE SELECTION REGISTER (P3\_EDGE, 0xS:FB) This register is SFR for selecting the interrupt mode of PORT-3. | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|------------|----------------------------------------------------------------------------------|-----|----------------| | 7 | P3_EDGE[7] | 0 : level interrupt mode 1 : edge interrupt mode | R/W | 0 | | 6 | P3_EDGE[6] | 1 : edge interrupt mode 2 : level interrupt mode 1 : edge interrupt mode | R/W | 0 | | 5 | P3_EDGE[5] | 0 : level interrupt mode | R/W | 0 | | 4 | P3_EDGE[4] | 1 : edge interrupt mode 0 : level interrupt mode | R/W | 0 | | 3 | | 1 : edge interrupt mode Reserved bit | RO | 0 | | 2 | | Reserved bit | RO | 0 | | 1 | P3_EDGE[1] | 0 : level interrupt mode 1 : edge interrupt mode | R/W | 0 | | 0 | P3_EDGE[0] | 0 : level interrupt mode 1 : edge interrupt mode | R/W | 0 | # PORT-3 INTERRUPT ENABLE REGISTER (P3\_IRQ\_EN, 0xS:FC) This register is SFR for selecting the interrupt enabled/disabled function of PORT-3. | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|--------------|----------------------------------------------------------------------|-----|----------------| | 7 | P3_IRQ_EN[7] | O: interrupt generation disabled interrupt generation enabled | R/W | 0 | | 6 | P3_IRQ_EN[6] | O: interrupt generation disabled 1: interrupt generation enabled | R/W | 0 | | 5 | P3_IRQ_EN[5] | O: interrupt generation disabled 1: interrupt generation enabled | R/W | 0 | | 4 | P3_IRQ_EN[4] | interrupt generation disabled interrupt generation enabled | R/W | 0 | | 3 | | Reserved bit | RO | 0 | | 2 | | Reserved bit | RO | 0 | | 1 | P3_IRQ_EN[1] | O: interrupt generation disabled 1: interrupt generation enabled | R/W | 0 | | 0 | P3_IRQ_EN[0] | O: interrupt generation disabled 1: interrupt generation enabled | R/W | 0 | # PORT-3 INTERRUPT FLAG REGISTER (P3\_IRQ\_STS, 0xS:FD) This register is SFR for reflecting the interrupt status flags of PORT-3. | Bit Field | Name | Descriptions | R/W | Reset | |-----------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | | | | | Value | | 7 | P3_IRQ_STS[7] | 1 : the pending interrupt generation from P3[7] *Note: For the interrupt clear, the 1 must be | R/W | 0 | | 6 | P3_IRQ_STS[6] | written to this bit. 0: No interrupt generation from P3[6] 1: the pending interrupt generation from P3[6] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | | 5 | P3_IRQ_STS[5] | 0: No interrupt generation from P3[5] 1: the pending interrupt generation from P3[5] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | | 4 | P3_IRQ_STS[4] | 0 : No interrupt generation from P3[4] | R/W | 0 | | | | 1 : the pending interrupt generation from P3[4] *Note: For the interrupt clear, the 1 must be written to this bit. | | | |---|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---| | 3 | | Reserved | RO | 0 | | 2 | | Reserved | RO | 0 | | 1 | P3_IRQ_STS[1] | 0 : No interrupt generation from P3[1] 1 : the pending interrupt generation from P3[1] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | | 0 | P3_IRQ_STS[0] | 0 : No interrupt generation from P3[0] 1 : the pending interrupt generation from P3[0] *Note: For the interrupt clear, the 1 must be written to this bit. | R/W | 0 | #### PORTS INTERRUPT PENDING REGISTER (GPIO\_IRQ\_PEND, 0xS:F1) This register is SFR for reflecting the pending interrupt flags of PORT-0/1/2/3. | Bit Field | Name | Descriptions | R/W | Reset<br>Value | |-----------|-------------|-----------------------------------------------------------------------|-----|----------------| | 7:4 | | Reserved bits | RO | 0 | | 3 | P3_IRQ_PEND | 0 : No interrupt generation 1 : The pending interrupt flag for Port-3 | RO | 0 | | 2 | P2_IRQ_PEND | 0 : No interrupt generation 1 : The pending interrupt flag for Port-2 | RO | 0 | | 1 | P1_IRQ_PEND | 0 : No interrupt generation 1 : The pending interrupt flag for Port-1 | RO | 0 | | 0 | P0_IRQ_PEND | 0 : No interrupt generation 1 : The pending interrupt flag for Port-0 | RO | 0 | ### 9.3. TIMER 0/1 The Embedded MCU has two 16-bit timers which are compatible with Intel 8051 MCU(Timer0,Timer1). These timers have 2 modes; one is operated as a timer and the other is operated as a counter. When it is operated as a timer, there are 4 operating modes. Each timer is 16-bit timer and consists of two 8-bit register. Therefore, the counter can be either 8-bit or 16-bit set by the operating mode. In counter mode, the input signal T0 (P3 [4]) and T1 (P3 [5]) are sampled once every 12 cycles of the system clock. If the sampled value is changed from '1' to '0', the internal counter is incremented. In this time, the duty cycle of T0 and T1 doesn't affect the increment. Timer0 and Timer1 are accessed by using 6 SFR's. The following table describes timer registers and modes. #### TCON (TIMER/COUNTER CONTROL REGISTER,0xS:88) This register is used to control a timer function and monitor a timer status. | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | TF1 | Timer1 Overflow Flag. When this field is '1', a Timer1 interrupt occurs. After the Timer1 interrupt service routine is executed, this field value is cleared by hardware. | R/W | 0 | | 6 | TR1 | Timer1 Run Control. When this bit is set to '1', Timer1 is enabled. | R/W | 0 | | 5 | TF0 | Timer0 Interrupt Flag. 1: Interrupt is pending | R/W | 0 | | | | After Timer0 interrupt service routine is executed, this field is cleared by hardware. | | | |---|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---| | 4 | TR0 | Timer0 Run When this bit is set to '1', Timer0 is enabled. | R/W | 0 | | 3 | IE1 | External Interrupt1 Edge Flag. When this field is '1', External interrupt1 is pending. After the interrupt service routine is executed, this field is cleared by hardware. | R/W | 0 | | 2 | IT1 | External Interrupt1 Type Control. This field specifies the type of External interrupt1. 1=Edge type. When the falling edge of INT1 is detected, the interrupt occurs. 0=Level type. When INT1 is low level, the interrupt occurs. | R/W | 0 | | 1 | IE0 | External Interrupt0 Edge Flag. When this field is '1', External interrupt0 is pending. After the interrupt service routine is executed, this field is cleared by hardware. | R/W | 0 | | 0 | IT0 | External Interrupt0 Type Control. This field specifies the type of External interrupt0. 1=Edge type. When the falling edge of INT0 is detected, the interrupt occurs. 0=Level type. When INT0 is low level, the interrupt occurs. | R/W | 0 | # TMOD (TIMER/COUNTER MODE CONTROL REGISTER, 0xS:89) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | GATE<br>1 | | | 0 | | 6 | CT1 | Timer1 Counter Mode Select<br>When this field is set to '1', Timer1 is enabled as<br>counter mode. | R/W | 0 | | 5:4 | M1 | M1 Timer1 mode select. 0: Mode0, 12-bit Timer 1: Mode1, 16-bit Timer 2: Mode2, 8-bit Timer with auto-load 3: Mode3, two 8-bit Timer | | 0 | | 3 | GATE<br>0 | Timer0 Gate Control. When TR0 is set to '1' and GATE0 is '1', Timer0 is enabled while INT0 pin is in high. When GATE1 is set to '0' and TR1 is set to '1', Timer0 is enabled. | R/W | 0 | | 2 | CT0 | When this field is set to '1', Timer0 is enabled as counter mode. | R/W | 0 | | 1:0 | MO | Timer0 mode select<br>0: Mode0, 12-bit Timer<br>1: Mode1, 16-bit Timer<br>2: Mode2, 8-bit Timer with auto-load | R/W | 0 | | | 3: Mode3, two 8-bit Timer | | |--|-----------------------------|--| | | J. MOGCO, two o-bit fillion | | ### TL0/TL1/TH0/TH1 (TIMER REGISTERS, 0xS:8A,0xS:8B,0xS:8C,0xS:8D) Field TL0 Timer0 Low Byte Data 7:0 A pair of register, which are (TH0, TL0) and (TH1, TL1), can be used as 16-bit timer register for Timer0 and Timer1 and it can be used as 8-bit register respectively. | Bit | Name | Descriptions | R/W | Reset | |-------|------|---------------------------|---------|-------| | Field | | | | Value | | | TUA | Time and I limb Dute Date | DAM | | | 7:0 | TH1 | Timer1 High Byte Data | R/W | 0x00 | | | | | | | | Bit | Name | Descriptions | R/W | Reset | | Field | | ' | | Value | | 7:0 | TH0 | Timer0 High Byte Data | R/W | 0x00 | | 7.0 | 1110 | Timero riigir byte bata | 17/ / / | UXUU | | | | | | | | Bit | Name | Descriptions | R/W | Reset | | Field | | | | Value | | 7:0 | TL1 | Timer1 Low Byte Data | R/W | 0x00 | | | • | | | _ | | Bit | Name | Descriptions | R/W | Reset | In mode0, 12-bit register of timer0 consists of 7-bit of TH0 and the lower 5-bit of TL0. The higher 1-bit of TH0 and higher 3-bit of TL0 are disregarded. When this 12-bit register is overflowed, set TF0 to '1'. The operation of timer1 is same as that of timer0. Value 0x00 R/W Figure 15. Timer0 Mode0 In Mode1, the operation is same as it of Mode0 except all timer registers are enabled as a 16-bit counter. Figure 16. Timer0 Mode1 In mode2, TL0 of Timer0 is enabled as an 8-bit counter and TH0 reloads TL0 automatically. TF0 is set to '1' by overflowing of TL0. TH0 value retains the previous value regardless of the reloading. The operation of Timer1 is same as that of Timer0. Figure 17. Timer0 Mode2 In Mode3, Timer0 uses TL0 and TH0 as an 8-bit timer respectively. In other words, it uses two counters. TL0 controls as the control signals of Timer0. TH0 is always used as a timer function and it controls as TR1 of Timer1. The overflow is stored in TF1. At this time, Timer1 is disabled and it retains the previous value. # 9.4. TIMER 2/3 The embedded MCU includes two 16-bit timers (Timer2 and Timer3). # T23CON (TIMER2/3 CONTROL REGISTER,0xS:A9) This register is used to control Timer2 and Time3. | Bit<br>Field | Name | Descriptions | | R/W | Reset<br>Value | |--------------|---------|--------------|--------------------------------|-----|----------------| | 7 | T3_DIV2 | Timer3 clock | division ratio selection | R/W | 0 | | | | Bit values | Clock ratio | | | | 6 | T3_DIV1 | 3'b000 | Divided by 1 | R/W | 1 | | 5 | T3_DIV0 | 3'b001 | Divided by 2 | R/W | 0 | | | | 3'b010 | Divided by 3(default value) | | | | | | 3'b011 | Divided by 4 | | | | | | 3'b100 | Divided by 8 | | | | | | 3'b101 | Divided by 16 | | | | | | 3'b110 | Divided by 32 | | | | | | 3'b111 | Divided by 64 | | | | 4 | TR3 | Timer3 Run. | | R/W | 0 | | | | When this | field is set to '1', Timer3 is | ; | | | | | operated. | | | | | 3 | T2_DIV2 | Timer2 clock | division ratio selection | R/W | 0 | | 2 | T2_DIV1 | Bit values | Clock ration | R/W | 1 | | 1 | T2_DIV0 | 3'b000 | Divided by 1 | R/W | 1 | | | | 3'b001 | Divided by 2 | | | | | | 3'b010 | Divided by 4 | | | | | | 3'b011 | Divided by 8 | | | | | | | (default value) | | | | | | 3'b100 | Divided by 16 | | | | | | 3'b101 | Divided by 32 | | | | | | 3'b110 | Divided by 64 | | | | | | 3'b111 | Divided by 8 | | | | 0 | TR2 | Timer2 Run. | | R/W | 0 | | 0 | INZ | | field is set to '1', Timer2 is | - | ا | | | | operated. | neid is set to 1, fillierz is | 1 | | | | | operateu. | | | | ## TL2/TL3/TH2/TH3 (TIMER2/3 TIMER REGISTER, 0xS:AC, 0xS:AD, 0xS:AA, 0xS:AB) Register (TH2, TL2) and (TH3, TL3) are for setting the time-out period to the internal timer2 and timer3 counter value. | Bit | Name | Descriptions | R/W | Reset | |-------|------|----------------------|-----|-------| | Field | | | | Value | | 7:0 | TL3 | Timer3 Low Byte Data | R/W | 0x00 | | Bit | Name | Descriptions | R/W | Reset | |-------|------|----------------------|-----|-------| | Field | | | | Value | | 7:0 | TL2 | Timer2 Low Byte Data | R/W | 0x00 | | Bit | Name | Descriptions | R/W | Reset | |-------|------|-----------------------|-----|-------| | Field | | | | Value | | 7:0 | TH3 | Timer3 High Byte Data | R/W | 0x00 | | Bit | Name | Descriptions | R/W | Reset | |-------|------|-----------------------|-----|-------| | Field | | | | Value | | 7:0 | TH2 | Timer2 High Byte Data | R/W | 0x00 | Timer2 acts as a general 16-bit timer. Time-out period is calculated by the following equation; $$\mathsf{T_2} = \frac{T23CON[3:1]division \times (256 \times TH2 + TL2 + 1)}{fsystem}$$ If the time-out period is set too short, excessive interrupt causing abnormal operation of the system will occur. It is recommended to set sufficient time-out period for Timer2 (over 100µs). Timer3 acts as a general 16-bit timer. Time-out period of Timer3 is calculated by the following equation; $$\mathsf{T}_3 = \frac{T23CON[7:4]division \times (256 \times TH3 + TL3 + 1)}{fsystem}$$ If the time-out period is set too short, excessive interrupt causing abnormal operation of the system will occur. It is recommended to set Timer3 to a sufficient time-out period. ### 9.5. PWMs The PWM is a user-programmable PWM and can also supports timer and counter controller features. Its use is to implement functions like Pulse Width Modulation (PWM), timer and counter facilities. The following lists the main features of PWM core. - 5 channel support - 16-bit counter/timer facility - Single-run or continues run of PTC counter - Programmable PWM mode - HI/LO Reference and Capture registers - PWM/Timer/Counter functionalities can cause an interrupt to the CPU $$T = \frac{CNTR}{fsystem}$$ When operating in PWM mode, the PWM core generates binary signal with user programmable low and high periods. When operating in timer/counter mode, the PWM core counts number of clock cycles of system clock. After reaching low and/or high reference, the PWM core can generate an interrupt. Input signal PWM pad can be used to capture value of the CNTR register into low and high capture registers. When operating from the system clock, PTC\_GATE pin can be used to gate internal timer/counter circuitry. In both PWM and timer/counter modes, CNTR can run for a single cycle and it can automatically restart after each complete cycle. Cycle completes after reaching value in the LRC register. These two modes are called single-run and continuous-run. #### **PWM Mode** To operate in PWM mode, HRC and LRC should be set with the value of low and high periods of the PWM output signal. HRC is number of clock cycles after reset of the CNTR when PWM output should go high. And LRC is number of clock cycles after reset of the CNTR when PWM output should go low. CNTR can be reset with the hardware reset, bit CTRL[CNTRRST] or periodically when CTRL[SINGLE] bit is cleared. To enable PWM output driver, CTRL[OE] should be set. To enable continues operation, CTRL[SINGLE] should be cleared and CTRL[EN] should be set. If gate function is enabled, PWM periods can be automatically adjusted with the capture input. PWM output signal is controlled with the HRC and LRC, and these two registers can be set without software control with the PTC\_GATE pin signal. Usually interrupts are enabled in timer/counter mode. This is done with the CTRL[INTE]. #### **Gate Feature** If system clock is used to increment CNTR, PTC\_GATE pin input signal can be used to gate the system clock and not increment the CNTR register. Which level of the PTC\_GATE pin has gating capability depends on value of the CTRL[NEC]. #### **Interrupt Feature** Whenever CNTR equals to the value of the HRC or LRC, an interrupt request can be asserted. This depends if CTRL[INTE] bit is set. ### **Capture Feature** PWM pin input signal can be used to capture value of the current CNTR into HRC or LRC registers. Into which reference/capture register value is captured, depends on edge of the PWM pin input signal. On positive edge value is captured into HRC register and on negative edge value is captured into LRC register. In order to enable capture feature, CTRL[CAPTE] must be set. #### PWMx\_CNTR CNTR register is the actual counter register. It is incremented at every counter/timer clock cycle. In order to count, CNTR must first be enabled with the CTRL[EN]. CNTR can be reset with the CTRL[RST].CNTR can operate in either single-run mode or continues mode. Mode is selected with the CTRL[SINGLE]. PWMx\_CNTRH(PWM CHx COUNTER REGISTER MSB PART, 0x4580(CH0), 0x4588(CH1), 0x4590(CH2), 0x4598(CH3), 0x45A0(CH4)) | | | ( ), | (-11-), -11-10-(-11-), -11-10-10(-11-1), | | | |---|-------|------|------------------------------------------|-----|-------| | | Bit | Name | Descriptions | R/W | Reset | | | Field | | | | Value | | Ī | 15:8 | CNTR | MSB Part of CNTR register | R/W | 0 | PWMx\_CNTRL(PWM CHx COUNTER REGISTER LSB PART, 0x4581(CH0), 0x4589(CH1), 0x4591(CH2), 0x4599(CH3), 0x45A1(CH4)) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------|---------------------------|-----|----------------| | 7:0 | CNTR | LSB Part of CNTR register | R/W | 0 | #### **PWMx HRC** HRC register is a second out of two reference/capture registers. It has two functions; - In reference mode it is used to assert high PWM output or to generate an interrupt. - In capture mode it captures CNTR value on high value of PWM pin input signal. The HRC should have lower value than LRC. This is because PWM output goes high first and low later. PWMx\_HRCH (PWM CHx HIGH REF/CAP REGISTER, MSB Part, 0x4582(CH0), 0x4584(CH1), 0x4592(CH2), 0x4594(CH3), 0x4542(CH4)) 0x458A(CH1), 0x4592(CH2), 0x459A(CH3), 0x45A2(CH4)) | Bit | Name | Descriptions | R/W | Reset | |-------|------|--------------------------|-----|-------| | Field | | | | Value | | 15:8 | HRC | MSB Part of HRC register | R/W | 0 | PWMx\_HRCL (PWM CH0 HIGH REF/CAP REGISTER, LSB Part, 0x4583(CH0), 0x458B(CH1), 0x4593(CH2), 0x459B(CH3), 0x45A3(CH4)) | Bit | Name | Descriptions | R/W | Reset | |-------|------|--------------------------|-----|-------| | Field | | | | Value | | 7:0 | HRC | LSB Part of HRC register | R/W | 0 | #### **PWMx LRC** LRC register is a first out of two reference/capture registers. It has two functions; - □ □- In reference mode it is used to assert low PWM output or to generate an interrupt - □ □ In capture mode it captures CNTR value on low value of PWM pin input signal The LRC should have higher value than HRC. This is because PWM output goes high first and then low later. PWMx\_LRCH(PWM CHx LOW REF/CAP REGISTER, MSB Part, 0x4584(CH0), 0x458C(CH1), 0x4594(CH2), 0x459C(CH3), 0x45A4(CH4)) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------|--------------------------|-----|----------------| | 15:8 | LRC | MSB Part of LRC register | R/W | 0 | PWMx\_LRCL(PWM CHx LOW REF/CAP REGISTER, LSB Part, 0x4585(CH0), 0x458D(CH1), 0x4595(CH2), 0x459D(CH3), 0x45A5(CH4)) | | 17 77 | 1, - 1, 1, 1, 1, | | | |--------------|-------|--------------------------|-----|----------------| | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | | | | | | _ | | 7:0 | LRC | LSB Part of LRC register | R/W | 0 | #### **PWMx CTRL** Control bits in CTRL register control operation of PWM core. PWMx\_CTRL(PWM CHx CONTROL REGISTER, 0x4586(CH0), 0x458E(CH1), 0x4596(CH2), 0x459E(CH3), 0x45A6(CH4)) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | INTE | Interrupt Enable | R/W | 0 | | 6 | CAPTE | When set, PWM pin input signal can be used to capture CNTR into LRC or HRC registers. Into which reference/capture register capture occurs depends on edge | | 0 | | | | of the PWM pin input signal. When cleared, capture function is masked. | | | |---|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---| | 5 | CNTRRST | When set, CNTR is under reset. When cleared, normal operation of the counter is allowed. | R/W | 0 | | 4 | SINGLE | When set, CNTR is not incremented anymore after it reaches value equal to the LRC value. When cleared, CNTR is restarted after it reaches value in the LCR register. | R/W | 0 | | 3 | OE | The value of this bit is reflected on the PWM pin output signal. It is used to enable PWM output driver. | R/W | 0 | | 2 | NEC | When set, PTC_GATE increments on negative edge and gates on low period. When cleared, ptc_ecgt increments on positive edge and gates on high period. This bit has effect only on 'gating' function of PTC_GATE. | R/W | 0 | | 1 | GATE | Gate enable | R/W | 0 | | 0 | EN | When set, CNTR can be incremented. | R/W | 0 | ## PWM\_INTR (PWM INTERRUT FLAG REGISTER, 0x457F) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|----------|-------------------------|-----|----------------| | 7:5 | Reserved | - | - | - | | 4 | PWM4INTR | PWM CH4 Interrupt flag. | R/W | 0 | | 3 | PWM3INTR | PWM CH3 Interrupt flag. | R/W | 0 | | 2 | PWM2INTR | PWM CH2 Interrupt flag. | R/W | 0 | | 1 | PWM1INTR | PWM CH1 Interrupt flag. | R/W | 0 | | 0 | PWM0INTR | PWM CH0 Interrupt flag. | R/W | 0 | # 9.6. Watchdog Timer Watchdog Timer (WDT) monitors whether MCU is normally operating or not. If a problem is caused, it immediately resets MCU. In fact, when a system does not clear WDT counter value, WDT considers that a problem is caused. Therefore, it automatically resets MCU.WDT is used when a program is not completed normally because a software error is caused in any environment such as electrical noise, unstable power, and static electricity. When Power-up, the internal counter value of WDT is set to '0' and watchdog timer is operated. If overflow is caused in the internal counter, system reset is caused. At this moment, timeout period is about 2.0 second. A user may not use WDT by setting ENB bit of WDTCON. When WDT operates, an application program must clear CLR bit periodically to prevent a system from being reset. The overflow interval can be set by DUR bits. The interval calculated as follows; $$T = \frac{2^{DUR+1}}{fRTCCLK}$$ To protect WDT register write access, special write sequence is required. WDTCON← 0x55 (write password 1) WDTCON← 0xAA (write password 2) WDTCON← (Control Value) If the special sequence is not applied, it immediately resets MCU. ### WDTCON (WATCHDOG TIMER CONTROL REGISTER, MCU SFR 0xS:D2) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|----------|----------------------------------------------------------------------------|-----|----------------| | 7 | ENB | Watchdog Timer Enable Bar. Active Low | R/W | 0 | | 6 | CLR | Watchdog Timer Clear. Auto Clear Bit. This bit clear Internal WDT Counter. | WO | 0 | | 5 | SYNCBUSY | Synch Busy. This bit indicates during WDT register update. | R/W | 0 | | 3:0 | DUR | Watchdog Timer Duration | R/W | 0xF | ### 9.7. UART 0/1 Serial communication is categorized as synchronous mode or asynchronous mode in terms of its data transmission method. Synchronous mode is to transmit the data based on the standard clock pulse. Asynchronous mode is to transmit the data bit by arranging the baud rate of data bit each other without standard clock. That is, when a transmitter transmits the data as arranged frequency, a receiver read the data according to the arranged method previously. The embedded MCU has UART0 and UART1 to enable two-way communication. These devices support asynchronous mode. The following registers are used to control UART. The baudrate can be set by following expression; $$Baudrate = \frac{fsystem}{XCR \times Divisor(16bits)}$$ #### RBR (UARTO RECEIVE BUFFER REGISTER, 0x4500) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------|------------------------|-----|----------------| | 7:0 | RBR | Read the received data | RO | 0x00 | ### THR (UARTO TRANSMITTER HOLDING REGISTER, 0x4500) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:0 | THR | This register stores the data to be transmitted. The address is the same as RBR register. When accessing this address, received data(RBR) is read and the data to be transmitted is stored. | WO | 0x00 | # **DLL (UARTO DIVISOR LSB REGISTER, 0x4500)** | Bit | Name | Descriptions | R/W | Reset | |-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | DLL | This register can be accessed only when DLAB bit in the LCR register is set to '1'. This register shares a 16-bit register with the DLM register occupying the lower 8 bits. This full 16-bit register is used to divide clock. | R/W | 0x00 | ### IER (UARTO INTERRUPT ENABLE REGISTER, 0x4501) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-------|--------------------------------------------------------------------------------------------------|-----|----------------| | 7:4 | | Reserved | | 0 | | 3 | EDSSI | Enable MODEM Status Interrupt. When this field is set to '1', Modem status interrupt is enabled. | R/W | 0 | | 2 | ELSI | Enable Receiver Line Status Interrupt. | R/W | 0 | | 1 | ETBEI | Enable Transmitter Holding Register Empty Interrupt | R/W | 0 | | 0 | ERBEI | Enable Received Data Available Interrupt | R/W | 0 | # DLM (UARTO DIVISOR LATCH MSB REGISTER, 0x4501) | Bit | Name | Descriptions | R/W | Reset | |-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | DLM | This register can be accessed only when DLAB bit in the LCR register is set to '1'. This register shares a 16-bit register with the DLL register occupying the higher 8 bits. This full 16-bit register is used to divide clock. | R/W | 0x00 | ### **IIR (UARTO INTERRUPT IDENTIFICATION REGISTER, 0x4502)** | Bit | Name | Descriptions | R/W | Reset | |-------|---------|---------------------------------------------------|-----|-------| | Field | | | | Value | | 7:4 | | Reserved | RO | 0 | | 3:1 | INTID | Interrupt Identification. Refer to [Table 8]. | RO | 0 | | 0 | PENDING | Shows whether the interrupt is pending or not. | RO | 1 | | | | When this field is '0', the interrupt is pending. | | | **Note**: The IIR register uses the same address as FCR register below. The IIR register is read-only and the FCR register is write-only. Table 8. UART0 Interrupt List | INTID | Priority | Interrupt Type | Interrupt Source | Interrupt Reset Control | |-------|-----------------|----------------|---------------------|-------------------------| | 011 | 1 <sup>st</sup> | Receiver | Parity, Overrun or | Reading the LSR (Line | | | | Line Status | Framing errors or | Status Register). | | | | | Break Interrupt | | | 010 | 2 <sup>nd</sup> | Receiver | FIFO trigger level | FIFO drops below | | | | Data | reached | trigger level | | | | available | | | | 110 | 2 <sup>nd</sup> | Timeout | There is at least 1 | Reading from the FIFO | | | | Indication | character in the FIFO but no character has been input to the FIFO or read from it for the last 4 character times. | (Receiver Buffer<br>Register) | |-----|-----------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------| | 001 | 3 <sup>rd</sup> | Transmitter<br>Holding<br>Register<br>Empty | Transmitter Holding<br>Register Empty | Writing to the<br>Transmitter Holding<br>Register or reading IIR | | 000 | 4 <sup>th</sup> | Modem<br>Status | CTS, DSR, RI or<br>DCD | Reading the Modem status register | # FCR (UARTO FIFO CONTROL REGISTER, 0x4502) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:6 | URXFTRIG | Adjust the trigger level of Receiver FIFO. Interrupt occurs when FIFO receives the data byte based on this field value below. For example, when URXFTRIG field is set to '3', interrupt does not occur until FIFO receives 14 byte. When FIFO receives 14 byte, interrupt occurs. 0: 1byte 1: 4 byte 2: 8 byte 3: 14 byte | WO | 3 | | 5:3 | | Reserved | RO | 0 | | 2 | UTXFRST | When this field is set to '1', Transmitter FIFO is cleared and the circuits related to it are reset. | WO | 0 | | 1 | URXFRST | When this field is set to '1', Receiver FIFO is cleared and the circuits related to it are reset. | WO | 0 | | 0 | | Reserved | RO | 0 | # LCR (UARTO LINE CONTROL REGISTER, 0x4503) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | DLAB | Divisor Latch Access Enable. When this field is set to '1', Divisor register (DLM, DLL) can be accessed. When this field is set to '0', general register can be accessed. | R/W | 0 | | 6 | SB | Set Break. When this field is set to '1', serial output is to be '0' by force(break state). | R/W | 0 | | 5 | SP | Stick Parity. When PEN and EPS is '1' while this field is set to '1', parity, which is generated as '0', is transmitted. In reception mode, it checks whether parity value is '0' or not. When PEN is '1' and EPS is '0' while this field is | R/W | 0 | | | | When PEN is '1' and EPS is '0' while this field is | | | | | | set to '1', parity, which is generated as '1', is transmitted. In reception mode, it checks whether parity value is '1' or not. | | | |-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---| | 4 | EPS | Even Parity Enable. When this field is set to '1', parity value is determined to transfer '1' which is in even number. When this field is set to '0', parity value is determined to transfer '1' which is in odd number. | R/W | 0 | | 3 | PEN | Parity Enable. When this field is set to '1', parity is calculated for the byte to be transmitted and transferred with it. In reception mode, checks parity. When this field is '0', parity is not generated. | R/W | 0 | | 2 | STB | Number of Stop Bits. When this field is set to '1', 2 stop bit is used. When transmitting a word (character) of 5 bit length, 1.5 stop bit is used. When this field is '0', 1 stop bit is used. | R/W | 0 | | 1:0 | WLS | Word Length Select. 0: 5bit Word 1: 6bit Word 2: 7bit Word 3: 8bit Word | R/W | 3 | # LSR (UARTO LINE STATUS REGISTER, 0x4505) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | ERCVR | Error in Receiver Indicator. 1: At least one parity error, framing error or break indications have been received. The bit is cleared upon reading from the register. 0: Otherwise. | RO | 0 | | 6 | TEMT | Transmitter Empty indicator. 1: Both the transmitter FIFO and transmitter shift register are empty. The bit is cleared when data is being been written to the transmitter FIFO. '0':Otherwise. | RO | 1 | | 5 | THRE | Transmit FIFO is empty. 1: The transmitter FIFO is empty. Generates Transmitter Holding Register Empty interrupt. The bit is cleared when data is being been written to the transmitter FIFO. 0: Otherwise. | RO | 1 | | 4 | BI | Break Interrupt (BI) indicator. 1: A break condition has been reached in the current character. The break occurs when the line is held in logic 0 for a time of one character (start bit + data + parity + stop bit). In that case, one zero character enters the FIFO and the UART waits for a valid start bit to receive next character. The bit is cleared upon reading from the register. Generates receiver | RO | 0 | | Line Otation interment | | | |------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | _ | | · , | RO | 0 | | • | | | | did not have a valid stop bit. Of course, generally, | | | | | | | | The bit is cleared upon reading from the register. | | | | Generates receiver line status interrupt. | | | | 1: No framing error in the current character. | | | | Parity Error (PE) indicator. | RO | 0 | | 1: The character that is currently at the top of the | | | | FIFO has been received with parity error. The bit | | | | is cleared upon reading from the register. | | | | Generates Receiver Line Status interrupt. | | | | 1: No parity error in the current character. | | | | Overrun Error (OE) indicator. | RO | 0 | | 1: If the FIFO is full and another character has | | | | been received in the receiver shift register. If | | | | another character is starting to arrive, it will | | | | overwrite the data in the shift register but the | | | | FIFO will remain intact. The bit is cleared upon | | | | reading from the register. Generates receiver line | | | | status interrupt. | | | | 0: No overrun state | | | | Data Ready (DR) indicator. | RO | 0 | | 0: No characters in the FIFO. | | | | 1: At least one character has been received and | | | | is in the FIFO. | | | | | 1: No framing error in the current character. Parity Error (PE) indicator. 1: The character that is currently at the top of the FIFO has been received with parity error. The bit is cleared upon reading from the register. Generates Receiver Line Status interrupt. 1: No parity error in the current character. Overrun Error (OE) indicator. 1: If the FIFO is full and another character has been received in the receiver shift register. If another character is starting to arrive, it will overwrite the data in the shift register but the FIFO will remain intact. The bit is cleared upon reading from the register. Generates receiver line status interrupt. 0: No overrun state Data Ready (DR) indicator. 0: No characters in the FIFO. 1: At least one character has been received and | 1: No break condition in the current character. Framing Error (FE) indicator. 1: The received character at the top of the FIFO did not have a valid stop bit. Of course, generally, it might be that all the following data is corrupt. The bit is cleared upon reading from the register. Generates receiver line status interrupt. 1: No framing error in the current character. Parity Error (PE) indicator. 1: The character that is currently at the top of the FIFO has been received with parity error. The bit is cleared upon reading from the register. Generates Receiver Line Status interrupt. 1: No parity error in the current character. Overrun Error (OE) indicator. 1: If the FIFO is full and another character has been received in the receiver shift register. If another character is starting to arrive, it will overwrite the data in the shift register but the FIFO will remain intact. The bit is cleared upon reading from the register. Generates receiver line status interrupt. 0: No overrun state Data Ready (DR) indicator. 0: No characters in the FIFO. 1: At least one character has been received and | # XCR (UARTO DIVISOR LSB REGISTER, 0x4507) | Bit | Name | Descriptions | R/W | Reset | |-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | XCR | This register can be accessed only when DLAB bit in LCR register is set to '1'. This register consists of 8 bit register. XCR register with DLM, DLL registers used in baudrate generation. | R/W | 0x10 | # ECR (UARTO EXTRA FEATURE CONTROL REGISTER, 0x4505) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:3 | | Reserved. | RO | 0 | | 2:0 | ECR | Extra feature control register. 0: Default register access. 2: RX FIFO Interrupt level (RIL) register access enable. 5: TX FIFO level count (TLC) register and RX FIFO level count (RLC) register access enable. | WO | 0 | # TLC (UARTOTX FIFO LEVEL COUNT REGISTER, 0x4503) | Bit | Name | Descriptions | R/W | Reset | |-------|----------|-------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | TXLVLCNT | This register can be accessed when ECR register is set to '5'. This register indicates filled data size in the TX FIFO. | RO | 0x00 | ### RIL (UARTORX FIFO INTERRUPT LEVEL REGISTER, 0x4504) | Bit | Name | Descriptions | R/W | Reset | |-------|----------|-------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | RXINTLVL | This register can be accessed when ECR register | R/W | 0x00 | | | | is set to '2'.When RIL register is set to zero value, | | | | | | the URXFTRIG field of FCR is valid. If RIL | | | | | | register is set to non-zero value, the receiver | | | | | | FIFO interrupt occurs when received bytes is | | | | | | greater than or equal to RIL register value. | | | # RLC (UARTORX FIFO LEVEL COUNT REGISTER, 0x4504) | Bit | Name | Descriptions | R/W | Reset | |-------|----------|---------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | RXLVLCNT | This register can be accessed when ECR register | RO | 0x00 | | | | is set to '5'. This register indicates filled data size | | | | | | in the RX FIFO. | | | # **VSPMUX** (VOICE SOURCE PATH MUX CONTROL REGISTER, 0x477F) | Bit | Name | Descriptions | R/W | Reset | |-------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:3 | | Reserved. | RO | 0 | | 2:0 | VSPMUX | When VSPMUX register set to '1'. UARTO FIFO size is changed 256 entry. Otherwise, UARTO FIFO size is 16 entry. The detailed information is in the Voice Part. | R/W | 0 | The following registers are to control UART1. # RBR (UART1 RECEIVE BUFFER REGISTER, 0x4510) | Bit | Name | Descriptions | R/W | Reset | |-------|------|------------------------|-----|-------| | Field | | | | Value | | 7:0 | RBR | Read the received data | RO | 0x00 | # THR (UART1 TRANSMITTER HOLDING REGISTER, 0x4510) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:0 | THR | This register stores the data to be transmitted. The address is same as RBR register. By accessing this address, received data (RBR) can be read and the data to be transmitted can be stored. | WO | 0x00 | # DLL (UART1 DIVISOR LSB REGISTER, 0x4510) | Bit | Name | Descriptions | R/W | Reset | |-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | DLL | This register can be accessed only when DLAB bit in LCR register is set to '1'. This register consists of 16-bit register with DLM register and it is a lower 8 bit of 16-bit. This 16-bit register is used to divide clock. | R/W | 0x00 | # IER (UART1 INTERRUPT ENABLE REGISTER, 0x4511) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|---------------------------------------------|-----|-------| | Field | | | | Value | | 7:4 | | Reserved | RO | 0 | | 3 | EDSSI | Enable MODEM Status Interrupt. | R/W | 0 | | | | When this field is set to '1', Modem status | | | | | | interrupt is enabled. | | | | 2 | ELSI | Enable Receiver Line Status Interrupt. | R/W | 0 | | 1 | ETBEI | Enable Transmitter Holding Register Empty | R/W | 0 | | | | Interrupt | | | | 0 | ERBEI | Enable Received Data Available Interrupt | R/W | 0 | # DLM (UART1 DIVISOR LATCH MSB REGISTER, 0x4511) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:0 | DLM | This register can be accessed only when DLAB bit in LCR register is set to '1'. This register consists of 16-bit register with DLL register and it is a higher 8 bit of 16-bit. This 16-bit register is used to divide clock. | R/W | 0x00 | # IIR (UART1 INTERRUPT IDENTIFICATION REGISTER, 0x4512) | Bit | Name | Descriptions | R/W | Reset | |-------|---------|---------------------------------------------------|-----|-------| | Field | | | | Value | | 7:4 | | Reserved | RO | 0 | | 3:1 | INTID | Interrupt Identification. Refer to [Table 9]. | RO | 0 | | 0 | PENDING | Shows whether the interrupt is pending or not. | RO | 1 | | | | When this field is '0', the interrupt is pending. | | | **Note:** The IIR register uses the same address as FCR register below. The IIR register is read-only and the FCR register is write-only. Table 9. UART1 Interrupt List | INTID | Priority | Interrupt Type | Interrupt Source | Interrupt Reset Control | |-------|-----------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------| | 011 | 1 <sup>st</sup> | Receiver<br>Line Status | Parity, Overrun or<br>Framing errors or Break<br>Interrupt | Reading the LSR<br>(Line Status<br>Register). | | 010 | 2 <sup>nd</sup> | Receiver<br>Data<br>available | FIFO trigger level reached | FIFO drops below trigger level | | 110 | 2 <sup>nd</sup> | Timeout<br>Indication | There is at least 1 character in the FIFO but no character has been input to the FIFO or read from it for the last 4 character times. | Reading from the FIFO (Receiver Buffer Register) | | 001 | 3 <sup>rd</sup> | Transmitter Holding Register Empty | Transmitter Holding<br>Register Empty | Writing to the<br>Transmitter Holding<br>Register or reading<br>IIR | | 000 | 4 <sup>th</sup> | Modem<br>Status | CTS, DSR, RI or DCD | Reading the Modem status register | # FCR (UART1 FIFO CONTROL REGISTER, 0x4512) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:6 | URXFTRIG | Adjust the trigger level of Receiver FIFO. Interrupt occurs when FIFO receives the data byte based on this field's value below. For example, when URXFTRIG field is set to '3', interrupt does not occur until FIFO receives 14 bytes. When FIFO receives 14 byte, interrupt occurs. 0: 1byte 1: 4 byte 2: 8 byte 3: 14 byte | WO | 3 | | 5:3 | | Reserved | RO | 0 | | 2 | UTXFRST | When this field is set to '1', Transmitter FIFO is cleared and the circuits related to it are reset. | WO | 0 | | 1 | URXFRST | When this field is set to '1', Receiver FIFO is cleared and the circuits related to it are reset. | WO | 0 | | 0 | | Reserved | RO | 0 | # LCR (UART1 LINE CONTROL REGISTER, 0x4513) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | DLAB | Divisor Latch Access Enable. When this field is set to '1', Divisor register (DLM, DLL) can be accessed. When this field is set to '0', general register can be accessed. | R/W | 0 | | 6 | SB | Set Break. When this field is set to '1', serial output is forced to be '0'(break state). | R/W | 0 | | 5 | SP | Stick Parity. When PEN and EPS are '1' while this field set to '1', a parity of '0' is transmitted. In reception mode, it checks whether parity value is '0' or not. When PEN is '1' and EPS is '0' while this field is to '1', parity of '1', is transmitted. In reception mode, it checks whether parity value is '1' or not. | R/W | 0 | |-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---| | 4 | EPS | Even Parity Enable. When this field is set to '1', parity value is even. When set to '0', parity value is odd. | R/W | 0 | | 3 | PEN | Parity Enable. When this field is set to '1', parity is calculated for the byte to be transmitted and transferred with it. In reception mode, checks parity. When this field is '0', parity is not generated. | R/W | 0 | | 2 | STB | Number of Stop Bits. When this field is set to '1', 2 stop bit is used. When transmitting a word (character) of 5 bit length, 1.5 stop bit is used. When this field is '0', 1 stop bit is used. | R/W | 0 | | 1:0 | WLS | Word Length Select. 0: 5bit Word 1: 6bit Word 2: 7bit Word 3: 8bit Word | R/W | 3 | # LSR (UART1 LINE STATUS REGISTER, 0x4515) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | ERCVR | Error in Receiver Indicator. 1: At least one parity error, framing error or break indications have been received. The bit is cleared upon reading from the register. 0: Otherwise. | RO | 0 | | 6 | TEMT | Transmitter Empty indicator. 1: Both the transmitter FIFO and transmitter shift register are empty. The bit is cleared when data is being been written to the transmitter FIFO. '0': Otherwise. | RO | 1 | | 5 | THRE | Transmit FIFO is empty. 1: The transmitter FIFO is empty. Generates Transmitter Holding Register Empty interrupt. The bit is cleared when data is being been written to the transmitter FIFO. 0: Otherwise. | RO | 1 | | 4 | BI | Break Interrupt (BI) indicator. 1: A break condition has been reached in the current character. The break occurs when the line is held in logic 0 for a time of one character (start bit + data + parity + stop bit). In that case, one zero character enters the FIFO and the UART waits for a valid start bit | RO | 0 | | | | to receive next character. The bit is cleared upon reading from the register. Generates receiver line status interrupt. 0: No break condition in the current character. | | | |---|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---| | 3 | H | Framing Error (FE) indicator. 1: The received character at the top of the FIFO did not have a valid stop bit. Of course, generally, it might be that all the following data is corrupt. The bit is cleared upon reading from the register. Generates Receiver Line Status interrupt. 0: No framing error in the current character. | RO | 0 | | 2 | EΠ | Parity Error (PE) indicator. 1: The character that is currently at the top of the FIFO has been received with parity error. The bit is cleared upon reading from the register. Generates Receiver Line Status interrupt. 0: No parity error in the current character. | RO | 0 | | 1 | OE | Overrun Error (OE) indicator. 1: If the FIFO is full and another character has been received in the receiver shift register. If another character is starting to arrive, it will overwrite the data in the shift register but the FIFO will remain intact. The bit is cleared upon reading from the register. Generates receiver line status interrupt. 0: No overrun state | RO | 0 | | 0 | DR | Data Ready (DR) indicator. 0: No characters in the FIFO. 1: At least one character has been received and is in the FIFO. | RO | 0 | # XCR (UART1 CLOCK DIVISOR REGISTER, 0x4517) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:0 | XCR | This register can be accessed only when DLAB bit in LCR register is set to '1'. This register consists of 8 bit register. XCR register with DLM and DLL registers used in UART baud-rate generation. | R/W | 0x10 | # ECR (UART1 EXTRA FEATURE CONTROL REGISTER, 0x4515) | Bit | Name | Descriptions | R/W | Reset | |-------|------|--------------------------------------------------|-----|-------| | Field | | | | Value | | 7:3 | | Reserved. | RO | 0 | | 2:0 | ECR | Extra feature control register. | WO | 0 | | | | 0: Default register access. | | | | | | 2: RX FIFO Interrupt level (RIL) register access | | | | | | enable. | | | | | | 5: TX FIFO level count (TLC) register and RX | | | | | | FIFO level count (RLC) register access enable. | | | #### TLC (UART1 TX FIFO LEVEL COUNT REGISTER, 0x4513) | Bit | Name | Descriptions | R/W | Reset | |-------|----------|---------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | TXLVLCNT | This register can be accessed when ECR register | RO | 0x00 | | | | is set to '5'. This register indicates filled data size | | | | | | in the TX FIFO | | | ### RIL (UART1 RX FIFO INTERRUPT LEVEL REGISTER, 0x4514) | Bit | Name | Descriptions | R/W | Reset | |-------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | RXINTLVL | This register can be accessed when ECR register is set to '2'.When RIL register is set to zero value, the URXFTRIG field of FCR is valid. If RIL register is set to non-zero value, the receiver FIFO interrupt occurs when received bytes is greater than or equal to RIL register value. | R/W | 0x00 | ### RLC (UART1 RX FIFO LEVEL COUNT REGISTER, 0x4514) | Bit | Name | Descriptions | R/W | Reset | |-------|----------|-------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | RXLVLCNT | This register can be accessed when ECR register is set to '5'. This register indicates filled data size in the RX FIFO. | RO | 0x00 | #### **VSPMUX (VOICE SOURCE PATH MUX CONTROL REGISTER, 0x477F)** | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|--------|---------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:3 | | Reserved. | RO | 0 | | 2:0 | VSPMUX | When VSPMUX register set to '2'. Otherwise, UART1 FIFO size is 16 entries. The detailed information is in the Voice Part. | R/W | 0 | ### 9.8. SPI MASTER/SLAVE During an SPI transmission, data is simultaneously transmitted (shifted out serially) and received (shifted in serially). The operation is different in either Master mode or Slave mode In the Master mode, the data transmission is done by writing to the SPDR (SPI Data Register, 0x4542). After transmission, data reception is initiated by a byte transmitted to the Slave device from the Master SPI clock. When the SPI interrupt occurs, the value of the SPDR register becomes the received data from the SPI slave device. Even though the SPDR TX and RX have the same address, no data collision occurs because the processes of writing and reading data happen sequentially. In the Slave mode, the data must be ready in the SPDR when the Master calls for it. Data transmission is accomplished by writing to the SPDR before the SPI clock is generated by the Master. When the Master generates the SPI clock, the data in the SPDR of the Slave is transferred to the Master. If the SPDR in the Slave is empty, no data exchange occurs. Data reception is done by reading the SPDR when the next SPI interrupt occurs. Figure 19. SPI Data Transfer ### **SPCR (SPI CONTROL REGISTER, 0x4540)** | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | SPIE | SPI Interrupt Enable. When this field is set to '1', SPI interrupt is enabled. | R/W | 0 | | 6 | SPE | SPI Enable. When this field is set to '1', SPI is enabled. | R/W | 0 | | 5 | | Reserved | RO | 0 | | 4 | MSTR | Master Mode Select. When this field is set to '1', a Master mode is selected. | R/W | 1 | | 3 | CPOL | Clock Polarity. If there is no data transmission while this field is set to '0', SCK pin retains '0'. If there is no data transmission while this field is set to '1', SCK pin retains '1'. This field is used to set the clock and data between a Master and Slave with CPHA field. Refer to the below for a more detailed explanation. | R/W | 0 | | 2 | СРНА | Clock Phase. This field is used to set the clock and data between a Master and Slave with CPOL field. | R/W | 0 | | 1:0 | SPR | SPI Clock Rate Select. With ESPR field in SPER register(0x2543), selects SPI clock(SCK) rate when the device is configured as a Master. Refer to the ESPR field below. | R/W | 0 | There are four methods of data transfer based on the settings of CPOL and CPHA. Polarity of SPI serial clock(SCK) is determined by CPOL value and it determines whether SCK activates high or low. If CPOL value is '0', SCK pin retains '0' during no data transmission. If CPOL value is '1', SCK pin retains '1' during no data transmission. CPHA field determines the format of data to be transmitted. The table below describes the clock polarity and the data transition timing. | CPOL | СРНА | SCK when idle | Data Transition Timing | |------|------|---------------|------------------------| | 0 | 0 | Low | Falling Edge of SCK | | 0 | 1 | Low | Rising Edge of SCK | | 1 | 0 | High | Rising Edge of SCK | | 1 | 1 | High | Falling Edge of SCK | The following describes this block when slave mode is selected. When the values of CPOL and CPHA are the same, (a) and (b) below, output data is changed at the falling edge of SCK. Input data is captured at the rising edge of SCK. When the CPOL and CPHA values are different, (b) and (c) below, output data is changed at the rising edge of received SCK. Input data is captured at the falling edge of SCK. ### SPSR (SPI STATUS REGISTER, 0x4541) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|------------------------------------------------------|-----|-------| | Field | | | | Value | | 7 | SPIF | SPI Interrupt Flag. | R/W | 0 | | | | When SPI interrupt occurs, this field is set to '1'. | | | | | | Set whenever data transmission is finished and it | | | | | | can be cleared by software. | | | | 6 | WCOL | Write Collision. | R/W | 0 | | | | This field is set to '1' when writing data to the | | | | | | SPDR register while SPITX FIFO is full. | | | | | | It can be cleared by software. | | | | 5:4 | | Reserved | RO | 0 | | 3 | WFFUL | Write FIFO Full. | RO | 0 | | | | This field is set to '1' when Write FIFO is full. This field is read only. | | | |---|---------|---------------------------------------------------------------------------------------------------|----|---| | 2 | WFEMPTY | Write FIFO Empty. This field is set to '1' when Write FIFO is cleared. This field is read only. | RO | 1 | | 1 | RFFUL | Read FIFO Full. This field is set to '1' when Read FIFO is full. This field is read only. | RO | 0 | | 0 | RFEMPTY | Read FIFO Empty. This field is set to '1' when Read FIFO is cleared. This field is read only. | RO | 1 | # SPDR (SPI DATA REGISTER, 0x4542) | Bit | Name | Descriptions | R/W | Reset | |-------|------|-------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | SPDR | This register is read/write buffer. | R/W | - | ## **SPER (SPI E REGISTER, 0x4543)** | Bit<br>Field | Name | Descriptions | | R/W | Reset<br>Value | |--------------|------|----------------------------------------|----------------------------------------------------------------------|-----|----------------| | 7:6 | ICNT | | s the number of byte to transmit.<br>to '1' whenever each byte is | R/W | 0 | | 5:2 | | Reserved | | RO | 0 | | 1:0 | ESPR | field selects SPI c configured as a Ma | n SPCR Register(0x4540), this lock(SCK) rate when a device is aster. | R/W | 2 | | | | {ESPR, SPR} | (System Clock Divider) | | | | | | 0000 | Reserved | | | | | | 0001 | Reserved | | | | | | 0010 | 8 | | | | | | 0011 | 32 | | | | | | 0100 | 64 | | | | | | 0101 | 16 | | | | | | 0110 | 128 | | | | | | 0111 | 256 | | | | | | 1000 | 512 | | | | | | 1001 | 1024 | | | | | | 1010 | 2048 | | | | | | 1011 | 4096 | | | | | | * ESPR field : high | bit | | | | | | SPR field: low bit | | | | The value of ESPR and SPR is used to divide system clock to generate SPI clock (SCK). For example, if the value of ESPR and SPR is '0010' and system clock is 8MHz, SPI clock (SCK) is 1MHz. #### **VSPMUX (VOICE SOURCE PATH MUX CONTROL REGISTER, 0x477F)** | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:3 | | Reserved. | RO | 0 | | 2:0 | VSPMUX | When VSPMUX register set to '3'. SPI FIFO size is changed 256 entries. Otherwise, SPI FIFO size is 16 entries. The detailed information is in the Voice Part. | R/W | 0 | ### 9.9. I2C MASTER/SLAVE I2C is a two-wire, bi-directional serial bus that provides a simple and efficient method of data exchange between devices. It is most suitable for applications requiring occasional communication over a short distance between many devices. Devices controlling the buses are called as Master. Master is responsible for generation of bus control and synchronizing signals. Slaves just follow the Master. Any I2C device can be either receiver or transmitter. The I2C standard is a true multi-master bus including collision detection and arbitration that prevents data corruption if two or more masters attempt to control the bus simultaneously. I2C core serves both as I2C compatible master and slave. This core supports the following functionalities: - Both Master and slave operation - Both Interrupt and non interrupt data-transfers - Start/Stop generation - Software programmable acknowledge bit - Software programmable time out feature - programmable address register - Programmable SCL frequency - Soft reset of I2C Master/Salve - Programmable maximum SCL low period ### **I2C\_PRER (I2C PRESCALER REGISTER, 0x4794)** I2C\_PRER is used to pre-scale the SCL clock line. | Bit | Name | Descriptions | R/W | Reset | |-------|------|-------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | PRER | Prescaler for Master SCL generation | R/W | 0x10 | **I2C Maximum Transmission Rate** $f_{SCL} = f_{sys}/(12C_PRER^*2+4)$ ( $f_{sys}$ : 12C block system clock, default 8MHz) The 4 extra cycles are for clock synchronization and the LOW to HIGH transition of SCL can be delayed if the device with the longest LOW period of SCL line is connected to the I2C bus. I2C\_CTR (I2C CONTROL REGISTER, 0x4792) | Bit | Name | Descriptions | R/W | Reset | |-------|------|------------------------------------------|-----|-------| | Field | | | | Value | | 7 | CENB | I2C Core Enable(0:enabled, 1:disabled) | R/W | 1 | | 6 | INTE | Interrupt Enable (1:enabled, 0:disabled) | R/W | 0 | | 5 | MS | I2C Mode Selection(1: Master, 0:Slave) | R/W | 0 | | 4 | START/STOP | Select the START/STOP condition generation under the master mode. Changing this bit from 0 to 1, START condition is generated. Changing this bit from 1 to 0, STOP condition is generated. | R/W | 0 | |---|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---| | 3 | REP_ST | When set to 1, a repeated START condition is generated. If master wish to make another transfer immediately after the current, it can start a new transfer directly by transmitting a repeated START condition instead of a STOP followed by a START. Please refer to [Figure 16] below. | R/W | 0 | | 2 | NACK_GEN | NACK Generate | R/W | 0 | | 1 | RXFIFO_RST | Receive FIFO Reset. Auto Clear | R/W | 0 | | 0 | TXFIFO_RST | Transmit FIFO Reset. Auto Clear | R/W | 0 | I2C single byte write, then repeated start and single byte read. ### The identifiers used are: - ADDR- Address - DATA Data - S Start bit - Sr Repeated start bit - P Stop bit - W/R- Read(1)/ Write(0) - A ACK - N NACK Figure 20. I2C single byte write, then repeated start and single byte read ### I2C DAT (I2C TRASMIT/RECEIVE DATA REGISTER, 0x4790) | | 120_5/11 (120 11/1/01/11/1/12021/2 5/1///1/2010/21/1) 0/1/00/ | | | | | | | |-------|---------------------------------------------------------------|---------------------------------------------|-----|-------|--|--|--| | Bit | Name | Descriptions | R/W | Reset | | | | | Field | | | | Value | | | | | 7:0 | I2C_DAT | Read only for received data. Write only for | R/W | - | | | | | | | send data | | | | | | # I2C\_ADDR (I2C SLAVE ADDRESS REGISTER, 0x4791) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|----------|---------------|-----|----------------| | 7:0 | I2C_ADDR | Slave Address | R/W | 0xFF | ### I2C\_STR (I2C INTERRUPT FLAG/STATUS REGISTER, 0x4793) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | ADDRESSED | Addressed flag This bit will be set when address of the I2C matches the I2C_ADDR register in the slave mode or when a slave address is sent under the master mode. | R/O | 0 | | | | A. 1.41. 1.4. 1. 1. | 1 | | |---|----------|---------------------------------------------|------|---| | | | At read, this bit is cleared. | | | | 6 | MNACKED | Mastered Nacked flag | R/O | 0 | | | | This bit indicates that I2C core detects | | | | | | the non-acknowledgement signal during | | | | | | the acknowledge clock pulse in the | | | | | | master mode. | | | | | | At read, this bit is cleared. | - /- | _ | | 5 | SNACKED | Slave Nacked Flag | R/O | 0 | | | | This bit indicates that I2C core detects | | | | | | the non-acknowledgement signal during | | | | | | the acknowledge clock pulse in the slave | | | | | | mode. | | | | | | At read, this bit is cleared. | | _ | | 4 | FINT | FIFO Interrupt flag | R/O | 0 | | | | For the kinds of this flag, please refer to | | | | | | the I2C_FINTVAL (0x479E) register. | | | | 3 | BBUSY | Bus Busy flag | R/O | 0 | | | | This indicates that I2C transfer is in | | | | | | progress and bus in not free. This bit will | | | | | | be set on detection of START condition | | | | | | and will be cleared on STOP condition. | | | | | DEDANIO | At read, this bit is cleared. | D/0 | | | 2 | BTRANS | Byte Transferred flag | R/O | 0 | | | | This bit indicates that one byte of data is | | | | | | being transferred. This bit will be 1 only | | | | | | after all 8bits is sent. | | | | | | (1: Byte transfer completed, | | | | | | 0: Byte transfer in progress ) | | | | 4 | Decembed | At read, this bit is cleared. | | | | 1 | Reserved | Time Out | D/O | | | 0 | TO | Time Out | R/O | 0 | # I2C\_HOLD (I2C\_SCL/SDA HOLD CYCLE REGISTER, 0x4795) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|-----------------|-----|-------| | Field | | | | Value | | 7:4 | CHOLD | SCL Hold Cycles | R/W | 0 | | 3:0 | DHOLD | SDA Hold Cycles | R/W | 0 | ### I2C\_TO (I2C TIME-OUT REGISTER, 0x4796) This register is for detecting the SCL clock low timeout condition. | Bit | Name | Descriptions | R/W | Reset | |-------|------|----------------|-----|-------| | Field | | | | Value | | 7:0 | TO | Time-Out Value | R/W | 0xFF | If the current state of SCL stays LOW for a time period greater than time-out value set by I2C\_TO register when transfer on the bus is active, the internal time-out reset is generated and the internal state of the I2C is reset, terminating any ongoing transfers. When this register value is 0xFF, the time-out function of SCL line is disabled. # I2C\_RXLVL (I2C RX FIFO INTERRUPT LEVEL REGISTER, 0x4797) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|----------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | RXLVL | RX FIFO Level Interrupt High Threshold | R/W | 0 | I2C\_RXCNT (I2C RX FIFO CURRENT LEVEL REGISTER, 0x4798) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-------|-----------------------|-----|----------------| | 7:0 | RXCNT | RX FIFO Current Level | R/W | 0 | ### I2C\_RXSTS (I2C RX FIFO STATUS REGISTER, 0x4799) | Bit | Name | Descriptions | R/W | Reset | |-------|----------|------------------------------------|-----|-------| | Field | | | | Value | | 7:6 | Reserved | | RO | 0x00 | | 5 | OVF | RX FIFO Overflow | RO | 0 | | 4 | FULL | RX FIFO Full | RO | 0 | | 3 | LVL | RX FIFO Level Hit (RXCNT >= RXLVL) | RO | 0 | | 2 | EMPT | RX FIFO Empty | RO | 1 | | 1 | UDF | RX FIFO Underflow | RO | 0 | | 0 | EMPT | RX FIFO Empty | RO | 1 | I2C\_TXLVL (I2C TX FIFO INTERRUPT LEVEL REGISTER, 0x479A) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|---------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | TXLVL | TX FIFO Level Interrupt Low Threshold | R/W | 0 | I2C\_TXCNT (I2C TX FIFO CURRENT LEVEL REGISTER, 0x479B) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-------|-----------------------|-----|----------------| | 7:0 | TXCNT | TX FIFO Current Level | R/W | 0 | I2C\_TXSTS (I2C TX FIFO STATUS REGISTER, 0x479C) | Bit | Name | Descriptions | R/W | Reset | |-------|----------|------------------------------------|-----|-------| | Field | | | | Value | | 7:6 | Reserved | | RO | 0x00 | | 5 | OVF | TX FIFO Overflow | RO | 0 | | 4 | FULL | TX FIFO Full | RO | 0 | | 3 | LVL | TX FIFO Level Hit (TXCNT <= TXLVL) | RO | 0 | | 2 | EMPT | TX FIFO Empty | RO | 1 | | 1 | UDF | TX FIFO Underflow | RO | 0 | | 0 | EMPT | TX FIFO Empty | RO | 1 | ### I2C\_FINTMSK (I2C FIFO INTERRUPT MASK REGISTER, 0x479D) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|----------|---------------------------------------------------------------------------|-----|----------------| | 7:4 | Reserved | - | - | - | | 3 | TXLVL | TX FIFO Level Interrupt Mask. When zero, The Interrupt is masked | R/W | 0 | | 2 | TXEMPT | TX FIFO Empty Interrupt Mask. When zero, The Interrupt is masked | R/W | 0 | | 1 | RXLVL | RX FIFO Level Interrupt Mask. When zero, The Interrupt is masked | R/W | 0 | | 0 | RXRDA | RX FIFO Data Available Interrupt Mask. When zero, The Interrupt is masked | R/W | 0 | I2C\_FINTVAL (I2C FIFO INTERRUPT FLAG REGISTER, 0x479E) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|----------|----------------------------------------|-----|----------------| | 7:4 | Reserved | - | - | - | | 3 | TXLVL | TX FIFO Level Interrupt Flag. | RO | 0 | | | | At read, this bit is cleared. | | | | 2 | TXEMPT | TX FIFO Empty Interrupt Flag. | RO | 0 | | | | At read, this bit is cleared. | | | | 1 | RXLVL | RX FIFO Level Interrupt Flag. | RO | 0 | | | | At read, this bit is cleared. | | | | 0 | RXRDA | RX FIFO Data Available Interrupt Flag. | RO | 0 | | | | At read, this bit is cleared. | | | I2C\_IMSK (I2C INTERRUPT MASK REGISTER, 0x479F) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-----------|----------------------------------------------------------------------------|-----|----------------| | 7 | ADDRESSED | Addressed Interrupt Mask. When zero, The Interrupt is masked | R/W | 0 | | 6 | MNacked | Master Nacked Interrupt Mask. When zero, The Interrupt is masked | R/W | 0 | | 5 | SNacked | Slave Nacked Interrupt Mask. When zero, The Interrupt is masked | R/W | 0 | | 4 | FINT | FIFO Level Interrupt Mask. When zero, The Interrupt is masked | R/W | 0 | | 3 | BBUSY | Bus Busy Interrupt Mask. When zero,<br>The Interrupt is masked | R/W | 0 | | 2 | BTRANS | Byte Transfer Completed Interrupt Mask. When zero, The Interrupt is masked | R/W | 0 | | 1 | Reserved | | | | | 0 | ТО | Time Out Interrupt Mask. When zero, The Interrupt is masked | R/W | 0 | www.radiopulse.co.kr # 9.10. IR(Infra-Red) Modulator Embedded IR Modulator can support NEC PPM (Pulse Position Modulation) format transfer. The carrier duration and duty rate can be set by PPM\_TCCNT, PPM\_HCCNT. The data bit generation and the duty rate are set by PPM\_T0CNT, PPM\_H0CNT for bit pattern 0, and by PPM\_T1CNT, PPM\_H1CNT for bit pattern 1. The bit generation clock is generated by CDIV divisor. $$Carrier\_Freq = \frac{fsystem}{TCCNT}$$ $$Carrier\_Duty = \frac{HCCNT}{TCCNT}$$ $$Bit0\_Duration = \frac{T0CNT*CDIV}{fsystem}$$ $$Bit0\_Duty = \frac{H0CNT}{T0CNT}$$ $$Bit1\_Duration = \frac{T1CNT*CDIV}{fsystem}$$ $$Bit1\_Duty = \frac{H1CNT}{T1CNT}$$ ### LCODE (PPM LEADER CODE REGISTER, 0x47A0) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-------|-------------------------------------|-----|----------------| | 7:0 | LCODE | This register is read/write buffer. | R/W | 0x0F | ### PPM SCODE (PPM STOP CODE REGISTER, 0x47A1) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|-------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | SCODE | This register is read/write buffer. | R/W | 0x00 | #### PPM\_CCODE (PPM CUSTOM CODE REGISTER, 0x47A2) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-------|-------------------------------------|-----|----------------| | 7:0 | CCODE | This register is read/write buffer. | R/W | 0x00 | # PPM\_CCODB (PPM CUSTOM CODE BAR REGISTER, 0x47A3) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|-------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | CCODB | This register is read/write buffer. | R/W | 0xFF | www.radiopulse.co.kr ### PPM\_DCODE (PPM DATA CODE REGISTER, 0x47A4) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-------|-------------------------------------|-----|----------------| | 7:0 | CCODE | This register is read/write buffer. | R/W | 0x00 | ### PPM\_DCODB (PPM DATA CODE BAR REGISTER, 0x47A5) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|-------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | CCODB | This register is read/write buffer. | R/W | 0xFF | ### PPM\_CTL (PPM CONTROL REGISTER, 0x47A6) | Bit | Name | Descriptions | R/W | Reset | |-------|------|-------------------------------------|-----|-------| | Field | | | | Value | | 7 | EN | This register is read/write buffer. | R/W | 0 | | 6 | DONE | TX Done. | RO | 0 | | 5 | OE | Output Pin Enable | R/W | 0 | | 4 | CONT | CONT generation | R/W | 0 | | 3 | CPCC | Copy Custom Code Bar from PPM_CCODE | R/W | 1 | | | | register value | | | | 2 | IVCC | Invert PPM_CCODE when CPCC=1 | R/W | 1 | | 1 | CPDC | Copy Custom Code Bar from PPM_DCODE | R/W | 1 | | | | register value | | | | 0 | IVDC | Invert PPM_DCODE when CPDC=1 | R/W | 1 | PPM\_POSST (PPM DATA START POSITION REGISTER, 0x47A7) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|-----------------------|-----|-------| | Field | | | | Value | | 7:0 | POSST | TX Start Bit Position | R/W | 0x08 | # PPM\_POSSP (PPM DATA STOP POSITION REGISTER, 0x47A8) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-------|----------------------|-----|----------------| | 7:0 | POSSP | TX Stop Bit Position | R/W | 0x29 | ### PPM\_TCCNT0 (PPM CARRIER DURATION COUNTER REGISTER, 0x47A9) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | TCCNT | PPM Carrier Duration Generation Counter. | R/W | 0x4A | | | | LSB Part | | | ### PPM\_TCCNT1 (PPM CARRIER DURATION COUNTER REGISTER, 0x47AA) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|---------------------------------------------------|-----|-------| | Field | | | | Value | | 15:8 | TCCNT | PPM Carrier Duration Generation Counter. LSB Part | R/W | 0x03 | ### PPM\_HCCNT0 (PPM CARRIER HIGH COUNTER REGISTER, 0x47AB) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-------|---------------------------------------------|-----|----------------| | 7:0 | HCCNT | PPM Carrier High Duration Counter. LSB Part | R/W | 0x18 | ### PPM\_HCCNT1 (PPM CARRIER HIGH COUNTER REGISTER, 0x47AC) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-------|------------------------------------|-----|----------------| | 15:8 | HCCNT | PPM Carrier High Duration Counter. | R/W | 0x01 | | | | MSB Part. | | | ### PPM\_T0CNT (PPM BIT0 DURATION COUNTER REGISTER, 0x47AD) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-------|-----------------------------------------|-----|----------------| | 7:0 | T0CNT | PPM Data Bit Pattern 0 Duration Counter | R/W | 0x20 | ### PPM\_T1CNT (PPM BIT1 DURATION COUNTER REGISTER, 0x47AE) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|-----------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | T1CNT | PPM Data Bit Pattern 1 Duration Counter | R/W | 0x40 | ### PPM\_H0CNT (PPM DATA CODE BAR REGISTER, 0x47AF) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-------|----------------------------------------------|-----|----------------| | 7:0 | H0CNT | PPM Data Bit Pattern 0 High Duration Counter | R/W | x010 | ### PPM\_H1CNT (PPM DATA CODE BAR REGISTER, 0x47B0) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|--------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | H1CNT | PPM Data Bit Pattern 1 High Duration | R/W | 0x10 | ## PPM\_CDIV0 (PPM DATA BAUDRATE DIVISOR REGISTER, 0x47B1) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-------|-----------------------------------------------|-----|----------------| | 7:0 | CDIV0 | PPM Data Baud-rate Generate Divisor. LSB Part | R/W | 0x65 | ### PPM\_CDIV1 (PPM DATA BAUDRATE DIVISIOR REGISTER, 0x47B2) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|-----------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | CDIV1 | PPM Data Baud-rate Generate Divisor. MSB Part | R/W | 0x04 | ### 9.11. **VOICE** A voice function includes followings: - I2S Interface - Voice Encoder/Decoder (u-law / a-law / ADPCM) - Voice FIFO - DMA The data generated through an external ADC is input to the voice block in the MG2460 via an I2S interface. Data received via I2S is compressed at the voice encoder, and stored in the Voice TXFIFO. The data is then transferred to the MAC TX FIFO through DMA operation and finally transmitted through the PHY layer. By contrast, received data in the MAC RX FIFO is transferred to the Voice RXFIFO and decompressed in the voice decoder. It is finally transferred to an external DAC via I2S interface. I2S is commonly used for transferring/receiving voice data. As well, voice data can be transferred or received via SPI or UART interface as well. Voice encoder/decoder supports u-law, a-law and ADPCM methods. If the voice encoder/decoder function is not needed, it can be bypassed. #### 9.11.1. I2S In I2S interface, data is transferred MSB first from the left channel, and then from the right channel. There are two ways to send data via I2S TX: writing data to the register by software, or by hardware. This is enabled by using POP field in STXMODE (0x452D). Similarly, there are two ways to receive data via I2S RX: the first is reading the register by software, and the other is by the PUSH field in SRXMODE (0x453D). There are three methods in I2S interface as follows. - I2S mode - Left Justified mode - Right Justified mode In I2S mode, left channel data is transferred in order. When left channel data is transferred, LRCK value is '0' and when right channel data is transferred, LRCK value is '1'. Transferred data and LRCK is changed at the falling edge. Refer to the (a) below. In Left Justified mode, left channel data is transferred whenever LRCK=1 and right channel data is transferred, whenever LRCK=0. LRCK is changed at the falling edge of BLCK. Transferred data is changed at the rising edge of BCLK. Refer to the (b) below. In Right Justified mode, left channel data allows last LSB to be output before LRCK value goes to '0' and right channel data allows last LSB to be output before LRCK value goes to '1'. LRCK value is changed at the falling edge of BCLK. Output data is changed at the rising edge of BCLK. Refer to the (c) below. The following shows the interface method for each mode and I2S TX block is selected as Master. The setting of register is as follows. MS field in STXAIC (0x4528) register is set to '1'. WL field is set to '0' (The data of left and right channel represents 16-bit). Other fields are set www.radiopulse.co.kr to '0'. In I2S mode, BCP field in STXAIC (0x4528) register is set to '0'. In other modes, BCP field in STXAIC (0x4528) register is set to '1'. Figure 21. Three Methods in I2S Interface **Note**: The number of BCLK should be greater than or equal to the configured data word-length. ### STXAIC (I2S TX INTERFACE CONTROL REGISTER, 0x4528) | Bit | Name | Descriptions | R/W | Reset | |-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7 | MS | When this field is set to '1', Master mode is configured. When this field is set to '0', Slave mode is configured. Any device can act as the system master by providing the necessary clock signals. A slave will usually derive its internal clock signal from an external clock input. | R/W | 1 | | 6:5 | FMT | Three modes of operation determined by the value of this field below. 0: I2S mode 1: Right Justified mode 2: Left Justified mode 3: Reserved | R/W | 2 | | 4:3 | WL | Word Length. | R/W | 0 | | | | This field indicates the number of bits per channel. 0: 16 bit 1: Reserved 2: 24 bit 3: 32 bit | | | |---|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---| | 2 | LRSWAP | Left/Right Swap. When this field is set to '1', the order of the channel for transmitting data is changed. In other words, the data in a right channel is transmitted first. | R/W | 0 | | 1 | FRAMEP | When this field is set to '1', the polarity of LRCK is changed. For example, in Left Justified mode, the left channel data is outputted when LRCK=1 and the right channel data is outputted when LRCK=0. However, when this field is set to '1', the right channel data is outputted when LRCK=1 and the left channel data is outputted when LRCK=0. | R/W | 0 | | 0 | ВСР | When this field is set to '1', the polarity of BCLK(Bit Clock) is changed. Clock edge, which allows the data change, is changed. | R/W | 0 | ## STXSDIV (I2S TX SYSTEM CLOCK DIVISOR REGISTER, 0x452A) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:0 | STXSDIV | This register sets the value for dividing a system clock to generate MCLK. The equation is as follows: MCLK = System Clock/(2×STXSDIV) When this field is '0', MCLK is not generated. | R/W | 0x00 | # STXMDIV (I2S TX MCLK DIVISOR REGISTER, 0x452B) | Bit | Name | Descriptions | R/W | Reset | |-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | STXMDIV | This register sets the value for dividing MCLK to generate BCLK. When STXSDIV register value is '1', BCLK = MCLK/STXMDIV. When STXSDIV register value is greater than 2, BCLK = MCLK/(2×STXMDIV). When this register value is '0', BCLK is not generated. | R/W | 0x00 | ## STXBDIV (I2S TX BCLK DIVISOR REGISTER, 0x452C) | Bit | Name | Descriptions | R/W | Reset | |-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | STXBDIV | This register sets the value for dividing BCLK to generate LRCK. LRCK = BCLK/(2×STXBDIV). When this register value is '0', LRCK is not generated. | R/W | 0x00 | ## STXMODE (I2S TX MODE REGISTER, 0x452D) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | CSHR | This field is meaningful when I2STX block acts in a Slave mode. When this field is set to '1', I2S TX block shares the clock of I2S RX block. In other words, the MCLK of the I2S RX block is input to the MCLK of the I2S TX block and BCLK of I2S RX block is input to the BCLK of I2S TX block. As well, LRCK of I2S RX block is input to the LRCK of I2S TX block. | R/W | 0 | | 6 | MPOL | This field determines the polarity of MCLK. When this field is '0', MCLK signal retains '1'. When this field is '1', MCLK signal retains '0'. | R/W | 1 | | 5 | BPOL | This field indicates the relationship between BCLK and LRCK. When this field is set to '0', LRCK value is changed at the falling edge of BCLK. When this field is set to '1', LRCK value is changed at the rising edge of BCLK. When FMT field in STXAIC(0x4528) register is '0hen FMT field in STXAIC(0x4528) register is changed at the rising edge of BPOL = 0, BCP = 1 BPOL = 1, BCP = 0 When FMT field is '1hen'2hen FMT field is = 0AIC(0x4528) register is BPOL = 0, BCP = 0 | R/W | 1 | | 4 | B16 | BPOL = 1, BCP = 1 This field determines bit width to transfer data in voice block to I2S block. When this field is set to '1', data is transferred by 16-bit data format to I2S block. When this field is set to '0', data is transferred by 8-bit data format to I2S block. | R/W | 1 | | 3 | POP | When this field is set to '1', data is transferred to I2S block. When this field is set to '0', data is not transferred to I2S block. | R/W | 1 | | 2:1 | MODE | This field sets the mode of transferred data. 0: BLK Mode. Transfer a '0'. 1: MRT Mode. Only the data in Right channel is transferred.( '0' is transferred in Left channel) 2: MLT Mode. Only the data in Left channel is transferred.('0' is transferred in Right channel) 3: STR Mode. All data in Left or Right channel are transferred. | R/W | 3 | | 0 | CLKENA | Clock Enable. | R/W | 0 | |---|--------|---------------------------------------------------|-----|---| | | | When this field is set to '1', I2S TX is enabled. | | | ## SRXAIC (I2S RX INTERFACE CONTROL REGISTER, 0x4538) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | MS | When this field is set to '1', Master mode is configured. When this field is set to '0', Slave mode is configured. Any device can act as the system master by providing the necessary clock signals. A slave will usually derive its internal clock signal from an external clock input. | R/W | 1 | | 6:5 | FMT | Three modes determined by the value of this field below. 0: I2S mode 1: Right Justified mode 2: Left Justified mode 3: Reserved | R/W | 2 | | 4:3 | WL | Word Length. This field indicates the number of bit per each channel. 0: 16 bit 1: 20 bit 2: 24 bit 3: 32 bit | R/W | 0 | | 2 | LRSWAP | Left/Right Swap. When this field is set to '1', the order of the channel for transmitting data is changed. In other words, the data in a right channel is transmitted first. | R/W | 0 | | 1 | FRAMEP | When this field is set to '1', the polarity of LRCK is changed. For example, in Left Justified mode(FMT=2), data is stored in the left channel when LRCK=1 and data is stored in the right channel when LRCK=0. However, when this field is set to '1', data is stored in the right channel when LRCK=1 and the data is stored in the left channel when LRCK=0. | R/W | 0 | | 0 | ВСР | When this field is set to '1', the polarity of BCLK(Bit Clock) is changed. Clock edge, which allows the data change, is changed. | R/W | 0 | ## SRXSDIV (I2S RX SYSTEM CLOCK DIVISOR REGISTER, 0x453A) | Bit | Name | Descriptions | R/W | Reset | |-------|---------|-----------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | SRXSDIV | This register sets the value for dividing a system clock to generate MCLK. The equation is as follows: MCLK = System Clock/(2× SRXSDIV) | R/W | 0x00 | | | | When this field is '0', MCLK is not generated. | | | ## SRXMDIV (I2S RX MCLK DIVISOR REGISTER, 0x453B) | Bit | Name | Descriptions | R/W | Reset | |-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | SRXMDIV | This register sets the value for dividing MCLK to generate BCLK. When SRXSDIV register value is '1', BCLK = MCLK/SRXMDIV. When SRXSDIV register value is greater than 2, BCLK = MCLK/(2×SRXMDIV). When this register value is '0', BCLK is not generated. | R/W | 0x00 | ## SRXBDIV (I2S RX BCLK DIVISOR REGISTER, 0x453C) | Bit | Name | Descriptions | R/W | Reset | |-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | SRXBDIV | This register sets the value for dividing BCLK to generate LRCK. LRCK = BCLK/(2(SRXBDIV). When this register value is '0', LRCK is not generated. | R/W | 0x00 | ## SRXMODE (I2S RX MODE REGISTER, 0x453D) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | CSHR | This field is meaningful when I2SRX block acts in a Slave mode. When this field is set to '1', I2S RX block shares the clock of I2S TX block. In other words, MCLK of I2S TX block is input to the MCLK of I2S RX block and BCLK of I2S TX block is input to the BCLK of I2S RX block. As well, LRCK of I2S TX block is input to the LRCK of I2S RX block. | R/W | 0 | | 6 | MPOL | This field determines the polarity of MCLK. When this field is '0', MCLK signal retains '1'. When this field is '1', MCLK signal retains '0'. | R/W | 0 | | 5 | BPOL | This field indicates the relationship between BCLK and LRCK. When this field is set to '0', LRCK value is changed at the falling edge of BCLK. When this field is set to '1',LRCK value is changed at the rising edge of BCLK. | R/W | 0 | | 4 | B16 | This field determines bit width to transfer data received from external ADC via I2S interface to voice block. When this field is set to '1', data is transferred by 16-bit data format to voice block. When this field is set to '0', data is transferred by 8-bit data format to voice block. | R/W | 0 | | 3 | PUSH | When this field is set to '1', data received from external ADC via I2S interface is transferred to voice block. | R/W | 0 | | | | When this field is set to '0', data received from external ADC via I2S interface is not transferred to voice block. | | | |-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---| | 2:1 | MODE | This field sets the mode of transferred data. 0: BLK Mode. Transfer a '0'. 1: MRT Mode. Only the data in Right channel is transferred.( '0' is transferred in Left channel) 2: MLT Mode. Only the data in Left channel is transferred.( '0' is transferred in Right channel) 3: STR Mode. All data in Left or Right channel are transferred. | R/W | 0 | | 0 | CLKENA | Clock Enable. When this field is set to '1', I2S RX is enabled. | R/W | 0 | #### 9.11.2. VOICE ENCODER/DECODER MG2460 includes three voice encoder/decoder algorithms. - µ-law - a-law - ADPCM The μ-law algorithm is a companding algorithm primarily used in the digital telecommunication systems of North America and Japan. As with other companding algorithms, its purpose is to reduce the dynamic range of an audio signal. In the analog domain this can increase the signal-to-noise ratio (SNR) achieved during transmission and in the digital domain, it can reduce the quantization error (hence increasing signal to quantization noise ratio). These SNR improvements can be traded for reduced bandwidth and equivalent SNR instead. The a-law algorithm is a standard companding algorithm used in European digital communications systems to optimize/modify the dynamic range of an analog signal for digitizing. The a-law algorithm provides a slightly larger dynamic range than the $\mu$ -law at the cost of worse proportional distortion for small signals. Adaptive DPCM (ADPCM) is a variant of DPCM (Differential (or Delta) pulse-code modulation) that varies the size of the quantization step, to allow further reduction of the required bandwidth for a given signal-to-noise ratio. DPCM encodes the PCM values as differences between the current and the previous value. For audio this type of encoding reduces the number of bits required per sample by about 25% compared to PCM. In order to control voice encoder/decoder, there are several registers. This section describes the major commonly used registers. For more detailed information, please contact RadioPulse Inc. ## **ENCCTL (VOICE ENCODER CONTROL REGISTER, 0x4745)** | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:6 | | Reserved | R/W | 0 | | 5 | B16 | When the bit width of data received to voice encoder is 16-bit, set this field to '1'. When it is 8-bit, set this field to '0'. | R/W | 0 | | 4 | MUT | Mute Enable. When this field is set to '1', the Mute function is enabled. ENCMUT1 and ENCMUT0 values are input to the voice encoder block. | R/W | 0 | | 3:2 | SEL | Encoder Select. Selects voice encoder algorithm. 0: No Encoding 1: µ-law 2: a-law 3: ADPCM | R/W | 0 | | 1 | INI | Encoder Initialize. When this field is set to '1', the pointer in voice encoder is initialized. This field cannot be read. | WO | 0 | | 0 | ENA | Encoder Enable. When this field is set to '1', voice encoder acts. | R/W | 0 | # DECCTL (VOICE DECODER CONTROL REGISTER, 0x474D) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | LPB | Loopback Test. When this field is set to '1', Loopback test mode is selected. In this case, the output of voice encoder is connected to the input of voice decoder. | R/W | 0 | | 6 | | Reserved | R/W | 0 | | 5 | B16 | The bit width of data which is output from voice decoder is 16-bit, set this field to '1'. When this field is set to '0', the bit width of data which is output from voice decoder is 8-bit. | R/W | 0 | | 4 | MUT | Mute Enable. When this field is set to '1', Mute function is enabled. DECMUT1 and DECMUT0 values are transferred from voice decoder. | R/W | 0 | | 3:2 | SEL | Decoder Select. Select voice decoder. 0: No Decoding 1: µ-law 2: a-law 3: ADPCM | R/W | 0 | | 1 | INI | When this field is set to '1', the pointer in voice decoder is initialized. This field cannot be read. | WO | 0 | | 0 | ENA | Decoder Enable. When this field is set to '1', voice decoder enabled. | R/W | 0 | #### **9.11.3. VOICE FIFO** Data received via I2S interface is compressed by voice encoder; compressed data is stored in Voice TXFIFO (0x4800~0x48FF). The size of Voice TXFIFO is 256 byte. Data in MAC RXFIFO is processed by DMA operation, and stored in Voice RX FIFO (0x4900~0x49FF). Data in Voice RXFIFO is decompressed by the voice decoder and transmitted to an external component via I2S. The size of Voice RXFIFO is 256 byte. #### 9.11.3.1. VOICE TX FIFO CONTROL #### VTFDAT (VOICE TX FIFO DATA REGISTER, 0x4750) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:0 | VTFDAT | When writing data to this register, data is stored in Voice TX FIFO in order. When reading this register, data stored in Voice TX FIFO can be read. | | 0x00 | ### VTFMUT (VOICE TX FIFO MUTE DATA REGISTER, 0x4751) | Bit | Name | Descriptions | R/W | Reset | |-------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | VTFMUT | When MUT field in VTFCTL register is set to '1', data in this register is transferred instead of data in Voice TX FIFO. When INI field in VTFCTL register is set to '1', data in Voice TX FIFO is initialized by data in VTFMUT. | R/W | 0x00 | #### VTFCTL (VOICE TX FIFO CONTROL REGISTER, 0x4752) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:4 | | Reserved | | 0 | | 3 | VTDENA | Voice TX DMA Enable. When this field is set to '1', Voice TX DMA is enabled. This field value is cleared automatically. | WO | 0 | | 2 | MUT | When this field is set to '1', data in VTFMUT register is transferred instead of data in Voice TX FIFO. This field can be read. | R/W | 0 | | 1 | CLR | When this field is set to '1', Write pointer and Read pointer of Voice TX FIFO are initialized. The status value of underflow and overflow is initialized. | WO | 0 | | 0 | INI | When this field is set to '1', all data in Voice TXFIFO is replaced by the value in VTFMUT register. | WO | 0 | #### VTFRP (VOICE TX FIFO READ POINTER REGISTER, 0x4753) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | VTFRP | This register indicates the address of Voice TXFIFO to be read next. Since the size of FIFO is 256 byte, LSB is used to test wrap-around. | R/W | 0x00 | ## VTFWP (VOICE TX FIFO WRITE POINTER REGISTER, 0x4754) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|--------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | VTFWP | This register indicates the address of Voice TXFIFO | R/W | 0x00 | | | | to be written next. Since the size of FIFO is 256byte, | | | | | | LSB is used to test wrap-around. | | | ### VTFSTS (VOICE TX FIFO STATUS REGISTER, 0x475A) | Bit | Name | Descriptions | R/W | Reset | |-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:5 | | Reserved | | 0 | | 4 | ZERO | When INI field in VTFCTL register is set to '1', data in Voice TX FIFO is initialized by data in VTFMUT register. During this initialization is processed, this field is set to '1'. After initialization is finished, this field is set to '0'. | RO | 0 | | 3 | PSH | This field is set to '1' while pushing data into Voice TX FIFO. | RO | 0 | | 2 | POP | This field is set to '1' while popping data on Voice TX FIFO. | RO | 0 | | 1:0 | | Reserved | | 0 | ## VTDSIZE (VOICE TX DMA SIZE REGISTER(VOICE TX FIFO->MAC TX FIFO), 0x475B) | Bit | Name | Descriptions | R/W | Reset | |-------|---------|--------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | VTDSIZE | Set the data size for DMA operation. | R/W | 0x00 | ### 9.11.3.2. VOICE RX FIFO CONTROL ## **VRFDAT (VOICE RX FIFO DATA REGISTER, 0x4760)** | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:0 | VRFDAT | When writing data to this register, data is stored in Voice RX FIFO in order. When reading this register, data stored in Voice RX FIFO can be read. | R/W | 0x00 | ## **VRFMUT (VOICE RX FIFO MUTE DATA REGISTER, 0x4761)** | Bit | Name | Descriptions | R/W | Reset | |-------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | VRFMUT | When MUT field in VRFCTL register is set to '1', data in this register is transferred instead of data in Voice RX FIFO. When INI field in VRFCTL register is set to '1', data in Voice RX FIFO is initialized by data in | R/W | 0x00 | | | | VTFMUT. | | | ## VRFCTL (VOICE RX FIFO CONTROL REGISTER, 0x4762) | Bit | Name | Descriptions | R/W | Reset | |-------|--------|---------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:4 | | Reserved | | 0 | | 3 | VRDENA | Voice RX DMA Enable. | WO | 0 | | | | When this field is set to '1', Voice RX DMA is enabled. This field value is cleared automatically | | | | 2 | MUT | When this field is set to '1', data in the VRFMUT | R/W | 0 | | | | register is transferred instead of data in the Voice | | | | | | RX FIFO. This field can be read. | | | | 1 | CLR | When this field is set to '1', Write pointer and Read | WO | 0 | | | | pointer of Voice RX FIFO are initialized. The status | | | | | | value of underflow and overflow is initialized. | | | | 0 | INI | When this field is set to '1', all data in Voice RXFIFO | WO | 0 | | | | is replaced by the value in VRFMUT register. | | | ## VRFRP (VOICE RX FIFO READ POINTER REGISTER, 0x4763) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | VRFRP | This register indicates the address of Voice RXFIFO to be read next. Since the size of FIFO is 256 byte, the LSB is used to test wrap-around. | R/W | 0x00 | ## **VRFWP (VOICE RX FIFO WRITE POINTER REGISTER, 0x4764)** | Bit | Name | Descriptions | R/W | Reset | |-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | VRFWP | This register indicates the address of Voice RXFIFO to be written next. Since the size of FIFO is 256 byte, the LSB is used to test wrap-around | R/W | 0x00 | ## VRFSTS (VOICE RX FIFO STATUS REGISTER, 0x476A) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:5 | | Reserved | | 0 | | 4 | ZERO | When INI field in VRFCTL register is set to '1', data in the Voice TX FIFO is initialized by the data in the VRFMUT register. During the processing of this initialization, this field is set to '1', and set to '0' when initialization is finished. | RO | 0 | | 3 | PSH | This field is set to '1' while pushing data into the Voice RX FIFO. | RO | 0 | | 2 | POP | This field is set to '1' while popping data on the Voice RX FIFO. | RO | 0 | | 1:0 | | Reserved | | 0 | ### VRDSIZE (VOICE RX DMA SIZE REGISTER (MAC RX FIFO->VOICE RX FIFO), 0x476B) | Bit<br>Fiel | Name<br>d | Descriptions | R/W | Reset<br>Value | |-------------|-----------|-----------------------------|-----|----------------| | 7:0 | VRDSIZE | Sets the data size for DMA. | R/W | 0x00 | ## 9.11.3.3. VOICE INTERFACE CONTROL ### VTFINTENA (VOICE TX FIFO INTERRUPT ENABLE REGISTER, 0x4770) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|--------------------------------------|-----|-------| | Field | | | | Value | | 7 | EMPTY | Voice TX FIFO Empty Interrupt Enable | R/W | 0 | | 6 | FULL | Voice TX FIFO Full Interrupt Enable | R/W | 0 | | 5:0 | | Should be set as '0'. | | 0 | ## VRFINTENA (VOICE RX FIFO INTERRUPT ENABLE REGISTER, 0x4771) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-------|--------------------------------------|-----|----------------| | 7 | EMPTY | Voice RX FIFO Empty Interrupt Enable | R/W | 0 | | 6 | FULL | Voice RX FIFO Full Interrupt Enable | R/W | 0 | | 5:0 | | Should be set as '0'. | | 0 | ### **VDMINTENA (VOICE DMA CONTROLLER INTERRUPT ENABLE REGISTER, 0x4772)** | Bit | Name | Descriptions | R/W | Reset | |-------|---------|------------------------------------|-----|-------| | Field | | | | Value | | 7:5 | | Should be set as '0'. | | 0 | | 4 | VTDDONE | Voice TX DMA Done Interrupt Enable | R/W | 0 | | 3:1 | | Should be set as '0'. | | 0 | | 0 | VRDDONE | Voice RX DMA Done Interrupt Enable | R/W | 0 | ### VTFINTSRC (VOICE TX FIFO INTERRUPT SOURCE REGISTER, 0x4773) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7 | EMPTY | Voice TX FIFO Empty Interrupt Source. When EMPTY field in VTFINTENA register is set to '1' and EMPTY field in VTFINTVAL register is set to '1', this field is set to '1'. Cleared by software. | R/W | 0 | | 6 | FULL | Voice TX FIFO Full Interrupt Source | R/W | 0 | | 5:0 | | Reserved | | 0 | ### VRFINTSRC (VOICE RX FIFO INTERRUPT SOURCE REGISTER, 0x4774) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|--------------------------------------|-----|-------| | Field | | | | Value | | 7 | EMPTY | Voice RX FIFO Empty Interrupt Source | R/W | 0 | | 6 | FULL | Voice RX FIFO Full Interrupt Source | R/W | 0 | | 5:0 | | Reserved | | 0 | ## **VDMINTSRC (VOICE DMA CONTROLLER INTERRUPT SOURCE REGISTER, 0x4775)** | Bit | Name | Descriptions | R/W | Reset | |-------|---------|------------------------------------|-----|-------| | Field | | | | Value | | 7:5 | | Should be set as '0'. | | 0 | | 4 | VTDDONE | Voice TX DMA Done Interrupt Source | R/W | 0 | | 3:1 | | Should be set as '0'. | | 0 | | 0 | VRDDONE | Voice RX DMA Done Interrupt Source | R/W | 0 | ## SRCCTL (VOICE SOURCE CONTROL REGISTER, 0x477A) | Bit | Name | Descriptions | R/W | Reset | |-------|------|------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7 | | Should be set as '0'. | | 0 | | 6:5 | MUX | Selects the specific interface to communicate between voice encoder/decoder and external data. 0: I2S 1: SPI 2: UART0 3: UART1 | R/W | 0 | | 4:0 | | Should be set as '0'. | | 0 | ## **VSPCTL (VOICE SOURCE PATH CONTROL REGISTER, 0x477E)** | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | | Reserved | | 0 | | 6 | DECMUT | This register is used to send mute data from voice decoder to the external interface. When this field is set to '1', VSPMUT1 and VSPMUT0 value are transferred to the external interface. | R/W | 0 | | 5 | DECINI | When using 8-bit external interface, 16-bit data transferred from voice decoder needs to be changed to 8-bit. When this field is set to '1', corresponding control circuit is initialized. | R/W | 0 | | 4 | DECB16 | When using 8-bit external interface such as UART and so on, 16-bit data transferred from voice decoder needs to be changed to 8-bit. When this field is set to '1', high 8-bit data of 16-bit data is transferred first and then low 8-bit data is transferred. | R/W | 0 | | 3 | | Reserved | | 0 | | 2 | ENCMUT | This register is used to send mute data from external interface to voice encoder. When this field is set to '1', VSPMUT1and VSPMUT0 values are transferred to voice encoder. | R/W | 0 | | 1 | ENCINI | When using 8-bit external interface, 16-bit data transferred to voice encoder needs to be changed to 16-bit. When this field is set to '1', corresponding control circuit is initialized. | R/W | 0 | | 0 | ENCB16 | When using 8-bit external interface, 8-bit input data needs to be changed to 16-bit, which is compatible with the voice encoder. When this field is set to '1', it is changed to 16-bit. 8-bit received first: high bit | R/W | 0 | | 8-bit received later: low bit | | | |-------------------------------|--|--| |-------------------------------|--|--| ### **VSPMUX (VOICE SOURCE PATH MUX CONTROL REGISTER, 0x477F)** | Bit | Name | Descriptions | R/W | Reset | |-------|--------|---------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:3 | | Reserved. | R/W | 0 | | 2:0 | VSPMUX | 0: The 256 bytes voice RX/TX FIFO mapped to voice RX/TX FIFO. | R/W | 0 | | | | 1: Voice RX/TX FIFO mapped to UART0 RX/TX FIFO. | | | | | | 2: Voice RX/TX FIFO mapped to UART1 RX/TX FIFO. | | | | | | 3: Voice RX/TX FIFO mapped to SPI RX/TX FIFO. | | | | | | 7: Voice RX/TX FIFO memory mapped to data | | | | | | memory area (0x1700-0x19FF). The data memory | | | | | | area can be extended by the register value. | | | ## 9.12. Random Number Generator(RNG) The random number generator (RNG) generates 32-bit random number with seed. Whenever ENA bit in RNGC register is set to '1', the generated number is stored in RNGD3 ~ RNGD0 register. ### RNGD3 (RNG DATA3 REGISTER, 0x4550) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|-------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | RNGD3 | This register stores MSB (RNG[31:24]) of 32-bit | RO | 0xB7 | | | | random number. | | | ### RNGD2 (RNG DATA2 REGISTER, 0x4551) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|-----------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | RNGD2 | This register stores 2 <sup>nd</sup> MSB (RNG[23:16]) of 32-bit | RO | 0x91 | | | | random number. | | | ### RNGD1 (RNG DATA1 REGISTER, 0x4552) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|-------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | RNGD1 | This register stores 3 <sup>rd</sup> MSB (RNG[15:8]) of 32-bit random number. | RO | 0x69 | #### RNGD0 (RNG DATA0 REGISTER, 0x4553) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | RNGD0 | This register stores LSB (RNG[7:0]) of 32-bit random | RO | 0xC9 | | | | number. | | | ## SEED3 (RNG SEED3 REGISTER, 0x4554) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-------|----------------------------------------------------|-----|----------------| | i iciu | | | | value | | 7:0 | SEED3 | This register stores MSB (SEED[31:24]) of required | WO | - | | | | seed to generate random number. | | | ## SEED2 (RNG SEED2 REGISTER, 0x4555) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|-----------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | SEED2 | This register stores 2 <sup>nd</sup> MSB (SEED[23:16]) of | WO | 0x00 | | | | required seed to generate random number. | | | ## SEED1 (RNG SEED1 REGISTER, 0x4556) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|----------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | SEED1 | This register stores 3 <sup>rd</sup> MSB (SEED[15:8]) of | WO | 0x00 | | | | required seed to generate random number. | | | ## SEED0 (RNG SEED0 REGISTER, 0x4557) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|--------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | SEED0 | This register stores LSB (SEED[7:0]) of required | WO | 0x00 | | | | seed to generate random number. | | | ## RNGC (RNG DATA3 REGISTER, 0x4558) | Bit | Name | Descriptions | R/W | Reset | |-------|------|-----------------------------------------------------|-----|-------| | Field | | | | Value | | 7:1 | | Reserved | | 0 | | 0 | ENA | RNG Enable. | R/W | 0 | | | | When this field is set to '1', RNG acts. This field | | | | | | value is automatically changed to '0'. | | | ## 9.13. Quadrature Signal Decoder The Quadrature Signal Decoder block notifies the MCU of the counter value based on the direction and movement of a pointing device, such as a mouse, after receiving Quadrature signal from the pointing device. Quadrature signal is changed with 90° phase difference (1/4 period) between two signals as shown in [Figure 22]. In addition, counter value means 1/4 of one period. Since this block can receive three Quadrature signals, it can support not only the two-dimensional movement such as mouse but also the pointing device which is in three dimensions. The (a) of [Figure 22] shows that the XA signal is changing before the XB signal. In this case, the pointing device is moving in the down direction. The (b) of [Figure 22] shows that XB signal is changing before XA signal. In this case, the pointing device is moving in the up direction. The rules for YA, YB, ZA and ZB are the same as described above for XA and XB. Figure 22. Quadrature signal timing between XA and XB #### **UDX (UpDown X Register, 0x4560)** | Bit | Name | Descriptions | R/W | Reset | |-------|--------|----------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:1 | | Reserved | RO | 0 | | 0 | UPDN_X | This field notifies the MCU of movement in the X-axis direction. 1: Up 0: Down | RO | 0 | ## CNTX (Count X Register, 0x4561) | Bit | Name | Descriptions | R/W | Reset | |-------|------|----------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | CNTX | This field notifies the MCU of the count value for | RO | 0x00 | | | | movement in the X-axis. | | | ## UDY (UpDown Y Register, 0x4562) | Bit | Name | Descriptions | R/W | Reset | |-------|--------|--------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:1 | | Reserved | RO | 0 | | 0 | UPDN_Y | This field notifies the MCU of movement in the Y-axis. | RO | 0 | | | | 1: Up<br>0: Down | | | ## CNTY (Count Y Register, 0x4563) | Bit | Name | Descriptions | R/W | Reset | |-------|------|----------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | CNTY | This field notifies the MCU of the count value for | RO | 0x00 | | | | movement in the Y-axis. | | | ## UDZ (UpDown Z Register, 0x4564) | Bit | Name | Descriptions | R/W | Reset | |-------|--------|------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:1 | | Reserved | RO | 0 | | 0 | UPDN_Z | This field notifies the MCU of movement in the Z-axis. 1: Up 0: Down | RO | 0 | ## CNTZ (Count Z Register, 0x4565) | Bit | Name | Descriptions | R/W | Reset | |-------|------|----------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | CNTZ | This field notifies the MCU of the count value for | RO | 0x00 | | | | movement in the Z-axis. | | | ## QCTL (Quad Control Register, 0x4566) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------|---------------------------------------------------------|-----|----------------| | 7:3 | | Reserved | RO | 0 | | 2 | ENA | Quad Enable. | R/W | 0 | | | | When this field is set to '1', Quadrature Signal | | | | | | Decoder is enabled. | | | | 1 | INI | Quad Initialize. | R/W | 1 | | | | When this field is set to '1', internal register values | | | | | | of Quadrature Signal Decoder are initialized. | | | | 0 | | Reserved | RO | 0 | ### 9.14. ADC MG2460 supports the 4-channel ADC with 12bit resolution. The ADC includes an analog multiplexer with up to four individually configurable channels, sigma-delta modulator, decimator, and ADC FIFO. The converted values can be obtained by reading ADCVAL(0x42D7) twice. The main features of the ADC are as follows; - Selectable decimation rates and sampling clock - Four individual input channels, single-ended or differential-ended - Temperature sensor input - Battery measurement capability #### PHY\_CLK\_EN1 (ADC CLOCK ENABLE REGISTER, 0x4781) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 3 | CLK_ADC_EN | ADC sampling clock on/off. The default value is 0(disabled). The clock rate selection among 1, 2, and 4MHz is done through register ADC_CLK_SEL(0x2786). | R/W | 0 | | 2 | CLK_DECI_EN | The digital decimator clock on/off. The default value is 0(disabled). The clock rate of CLK_DECI is always 16MHz. | R/W | 0 | PHY SW RSTB (DECIMATOR RESET REGISTER, 0x4784) | Bit | Name | Descriptions | R/W | Reset | |-------|-------------|-----------------------------------------------|-----|-------| | Field | | | | Value | | 6 | RESETB_DECI | Active low reset for digital decimator. This | R/W | 1 | | | | register is not automatically cleared, so the | | | | | | register should be restored manually. | | | ADC\_CLK\_SEL (ADC SAMPLING RATE CONFIGURATION REGISTER, 0x4786) | Bit | Name | Descriptions | R/W | Reset | |-------|-------------|---------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 1:0 | ADC_CLK_SEL | The ADC sampling clock rate can be selected among 1, 2, and 4MHz(0x0=1MHz, 0x1=2MHz, 0x2=4MHz, 0x3=Not used). | R/W | 0x2 | ADCNF1 (ADC CONFIGURATION1 REGISTER, 0x42D4) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|---------|-----------------------------------------------|-----|----------------| | 7 | ADCEN | ADC core is activated when it is set to 1. | R/W | 0 | | 6:5 | - | Reserved. | R/W | 0x0 | | | | Only '0x0' is allowed. | | | | 4 | - | Reserved | R/W | 0 | | 3:0 | ADCHCNF | ADC channel selection. | R/W | 0x0 | | | | 0x0: ACH0 | | | | | | 0x1: ACH1 | | | | | | 0x2: ACH2 | | | | | | 0x3: ACH3 | | | | | | 0x4: ACH0 - ACH1 | | | | | | 0x5: ACH2 - ACH3 | | | | | | 0x6: Temperature sensor | | | | | | 0x7: Battery monitor(AVDD3V1) | | | | | | 0x8: GND | | | | | | The configurations of 0x7 and 0x8 can be used | | | | | | the ADC calibration. | | | ADCNF2 (ADC CONFIGURATION2 REGISTER, 0x42D5) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:4 | ADCFIFOSIZE | The size of ADC FIFO. The number of available data in FIFO is ADCFIFOSIZE – 1. | R/W | 0xC | | 3:2 | ADCOSRSEL | Oversampling ratio of ADC 0x0: Not used 0x1: 64x 0x2:128x 0x3: 256x | R/W | 0x3 | | 1 | ADCFIFOEN | Data buffer mode selection. 0: normal delayed buffer, recent samples(ADCFIFOTHRINTR-1) samples are available in the ADC buffer(interrupt is not generated). 1: FIFO mode, when the buffer is full, the data is not stacked in the buffer(before the buffer is full, the data in the buffer should be read out). | R/W | 1 | ADCSTS (ADC STATUS MONITORING REGISTER, 0x42D6) | Bit | Name | Descriptions | R/W | Reset | | |-------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|--| | Field | | | | Value | | | 7 | - | Reserved | RO | 0 | | | 6:3 | ADCFIFO_NUM<br>DATA | This field determines number of available data in buffer. Number of available data is ADCFIFO_NUMDATA – 1. The data ready check is possible by !(ADCSTS&0x70) | RO | 0x0 | | | 2:0 | - | Reserved | RO | 0x0 | | ADCVAL (ADC CONVERSION RESULTS READ-OUT REGISTER, 0x42D7) | Bit | Name | Descriptions | R/W | Reset | |-------|----------|-----------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | ADC_DATA | The ADC values in 16bit can be obtained by | RO | 0x00 | | | | reading this register twice. The LSB 8bit and | | | | MSB 8bit can be read sequentially. Note: Effective resolution(12bit) is acquired by | | |-------------------------------------------------------------------------------------|--| | (MSB*256+LSB+8)/16 | | ## 9.15. Power Management MG2460 has four operation modes to allow low power consumption. PM0 is the normal operating mode. The other 3 modes, PM1/PM2/PM3, are called power down modes. Please note that MG2460 does not support the IO retention mode at PM2 and PM3 because internal the digital regulator is off at entry of PM2 and PM3. At this time, each I/O pins are changed to input mode. MG2460 only supports the pull-up/down configuration retention of each I/O pins under the power down modes. The pull-up/down configuration of each I/O pins can be set by GPIOPS0(0x42E7), GPIOPS1(0x42E8), GPIOPS3(0x42E9), GPIOPE0(0x42EA), GPIOPE1(0x42EB), and GPIOPE3(0x42EC) before entering the power down modes. The user of MG2460 should notice the above I/O pull-up/down configuration registers setting value to prevent the unnecessary leakage current consumption. #### ■ PM0 PM0 is the normal operating mode where the RF transceiver, MCU, and peripherals are active. In PM0, all voltage regulators are on. #### ■ PM1 PM1 is the power down mode where the 32MHz crystal oscillator and the 16MHz RC oscillator are powered down. The voltage regulator for digital core, the 32kHz oscillator, and the sleep timer are on. MG2460 wakes up from PM1 to PM0 by turning on the 16MHz RC oscillator and the 32MHz crystal oscillator when interrupts are occurred. MG2460 will run on the 16MHz RC oscillator and automatically switch clock source to the 32MHz crystal oscillator after the 32MHz crystal oscillator has settled. #### **■** PM2 PM2 is the power down mode where the 32MHz crystal oscillator, the 16MHz RC oscillator, and the voltage regulator for digital core are powered down. In PM2, the 32kHz oscillator and the sleep timer are on. MG2460 wakes up from PM2 to PM0 by turning on the voltage regulator, the 16MHz RC oscillator, and the 32MHz crystal oscillator when interrupts are occurred. PM2 is used when it is relatively long until the expected time for wakeup event. #### ■ PM3 PM3 is the power down mode where all clock oscillators, the voltage regulator, and sleep timer are powered down. MG2460 wakes up from PM3 to PM0 by turning on the voltage regulator, the 16MHz RC oscillator, and the 32MHz crystal oscillator when interrupts are occurred. PM3 is used to achieve ultra low power consumption. #### **■** Power Management Control Power down modes (PM1/PM2/PM3) can be set by PDMODE[1:0] in PDCON(0x42E0) register. After setting PDMODE, each power mode can be started by making PCON bit[1] to 1. MG2460 will wake up from power down modes to PM0 by interrupts, which are the selected I/O pins, the sleep timer, and the external reset. All I/O pins can be set as wake up source by set GPIOMSK0(0x42F0), GPIOMSK1(0x42F1), and GPIOMSK3(0x42F2) and polarity of the I/O pins can be set by GPIOPOL0(0x42ED), GPIOPOL1(0x42EE), and GPIOPOL3(0x42EF). Minimum operation time in PM0 must be over 30usec to re-enter into PM1/PM2/PM3. ## 9.16. Sleep Timer Sleep timer is used to exit from the power down modes(PM1/PM2/PM3) The desired clock is generated from the 32kHz RC oscillator or inputs from an external 32.768kHz clock at P1[4] by setting SELRTCLK in PDCON(0x42E0). The sleep timer is activated as setting STEN bit in PDCON(0x42E0) to 1 and the interrupt interval can be programmed by setting RTINT1(0x42E3), RTINT2(0x42E4), RTINT3(0x42E5), and EXPRTVAL bits in PDMON(0x42E6). Sleep timer can be also used to RTC interrupt source in the normal operation mode(PM0). Sleep timer interval(sec) is calculated by 65536\*EXPRTVAL[1:0] + RTVALSEC[15:0] + 3.90625m\*RTVALSUB[7:0]. #### 9.17. 32kHz RC Oscillator MG2460 has a low-power 32kHz RC oscillator for Sleep timer and watchdog timer. 32kHz RC oscillator is activated when RCOSCEN in PDCON(0x42E0) is set to 1. When the 32MHz crystal oscillator is selected and it is stable, i.e. OSCOK in PDMON(0x42E6) is 1, Frequency calibration of the 32kHz RC oscillator is continuously performed by setting RCCEN in RCOSCON(0x42E1). This calibration is performed in PM0 and retains the last calibration value in power down mode. ## 9.18. 32.768kHz Crystal Oscillator The optional 32.768kHz crystal oscillator generates clock for sleep timer and watchdog timer. 32.768kHz crystal oscillator is activated when SELRTCLK in PDCON(0x22E0) is set to 1. When using 32.768kHz crystal oscillator, GPIO P1[3] and P1[4] must configure as high impedance input mode. Refer 8.2 for GPIO configuration. P1[3] and P1[4] can accept an external digital clock input. If P1[3](P1[4]) is used for external digital clock input, P1[4](P1[3]) must be floating. It is strongly recommended that 32.768kHz crystal unit should be closed to the chip to prevent increasing current consumption. #### 9.19. 16MHz RC Oscillator MG2460 can run on the 16MHz RC oscillator until 32MHz crystal oscillator is stable for fast turn-on time. The 16MHz RC oscillator is activated when HSRCOSCEN in PDCON(0x42E0) is set to 1. When the 32MHz crystal oscillator is selected and it is stable, i.e. OSCOK in PDMON(0x42E6) is 1, Frequency calibration of the 16MHz RC oscillator is continuously performed by setting HSRCCEN in RCOSCON(0x42E1). This calibration is performed in PM0 and retains the last calibration value in power down mode. The 16MHz RC oscillator consumes less power than the 32MHz crystal oscillator, but it cannot be used for RF transceiver operation. The 16MHz RC oscillator is automatically turned off in the power down modes. When exiting from the power down mode, HSRCOSC\_STS bit (CLKCON2, 0xS:86) should be cleared in order to return to the normal mode and HSRCOSC\_SEL bit (CLKCON1, 0xS:85) should be set to 0 for switching the clock source to the 32MHz crystal oscillator. ## 9.20. 32MHz Crystal Oscillator The crystal oscillator generates the reference clock for MG2460. An external 32MHz with two loading capacitors (C11 and C12) is used for the 32MHz crystal oscillator. The load capacitance seen by the 32MHz crystal is given by $$C_L = \frac{1}{\frac{1}{C_{11}} + \frac{1}{C_{12}}} + C_{\text{parasitic}}$$ Where $C_{\text{parasitic}}$ represents all parasitic capacitances such as PCB stray capacitance and the package pin capacitance. ## 9.21. Always-On Registers All registers bits retain their previous values when entering PM2 or PM3. PDCON (POWER DOWN CONTROL REGISTER, 0x42E0) | Bit<br>Field | Name | Descriptions Descriptions | R/W | Reset<br>Value | |--------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | BODEN | It enables the Brown out detector(BOD), when DVDD falls under operation voltage. 1: Enables the Brown out detector. 0: Disables the Brown out detector. | R/W | 1 | | 6 | AVREGEN | It controls voltage regulators in Analog part. It must be set to 0 before entering PM0/PM1/PM2 1: Enables voltage regulators in Analog part. 0: Disables voltage regulators in Analog part. | R/W | 1 | | 5 | STEN | Register for controlling the sleep timer. When STEN is set to 1, the sleep timer operates by 32kHz RC oscillator or external 32.768kHz clock from P1[4]. 1: Enables the sleep timer. 0: Disables the sleep timer. | R/W | 0 | | 4 | HSRCOSCEN | It decides oscillation of the 16MHz RC oscillator. The 16MHz RC oscillator is used for fast turn on from PM1/2/3 or initial power up sequence. 1: Enables the 16MHz RC oscillator. 0: Disables the 16MHz RC oscillator. | R/W | 1 | | 3 | RCOSCEN | It decides oscillation of the 32kHz RC oscillator. Output clock of the 32kHz RC oscillator is used for sleep timer and the watchdog timer. 1: Enables the 32kHz RC oscillator. 0: Disables the 32kHz RC oscillator. | R/W | 1 | | 2 | SELRTCLK | It selects sleep timer clock source. When this field is set to 0, output clock of the 32kHz RC oscillator is used as a clock source. Optionally, the external 32.768kHz clock from P1[4] is used as a clock source of the sleep timer by setting to 1 | R/W | 0 | | 1:0 | PDMODE | Register for power down mode of MG2460 00: Normal operation mode | R/W | 00 | | | 01: PM1 | | |--|---------|--| | | 10: PM2 | | | | 11: PM3 | | RCOSC (RC OSCILLATOR CALIBRATION REGISTER, 0x42E1) | Bit | Name | Descriptions | R/W | Reset | |-------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | ' | | Value | | 7 | - | Reserved | RO | 1 | | 6 | HSRCCEN | It enables or disables calibration block in the 16MHz RC oscillator. 1: Enables 16MHz RC Calibration. 0: Disables 16MHz RC Calibration. | R/W | 0 | | 5 | HSRCCRSTB | | R/W | 0 | | 4 | - | Reserved | RO | 1 | | 3 | RCCEN | It enables or disables calibration block in the 32kHz RC oscillator. 1: Enables 32kHz RC Calibration. 0: Disables 32kHz RC Calibration. | R/W | 1 | | 2 | RCCRSTB | | R/W | 0 | | 1 | - | Reserved | R/W | 0 | | 0 | - | Reserved. | R/W | 0 | RTINT1 (SLEEP TIMER INTERVAL CONTROL REGISTER, 0x42E3) | Bit | Name | Descriptions | R/W | Reset | |-------|----------------|------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | RTVALSEC[15:8] | This field determines the Sleep timer interval | R/W | 0x00 | | | | with RTINT2, RTINT3, and RTINT4. | | | RTINT2 (SLEEP TIMER INTERVAL CONTROL REGISTER, 0x42E4) | Bit | Name | Descriptions | R/W | Reset | |-------|---------------|------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | RTVALSEC[7:0] | This field determines the Sleep timer interval | R/W | 0x01 | | | | with RTINT1, RTINT3, and RTINT4. | | | RTINT3 (SLEEP TIMER INTERVAL CONTROL REGISTER, 0x42E5) | Bit | Name | Descriptions | R/W | Reset | |-------|---------------|------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | RTVALSUB[7:0] | This field determines the Sleep timer interval | R/W | 0x00 | | | | with RTINT1, RTINT2, and RTINT4. | | | RTINT4 (RC OSCILLATOR CALIBRATION REGISTER, 0x42E6) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|----------|---------------------------------------------------------------------------------|-----|----------------| | 7 | - | Reserved | RO | 0 | | 6 | OSCOK | 32MHz crystal oscillator status: | RO | 0 | | | | 0: 32MHz crystal oscillator is not yet stable. | | | | | | 1: 32MHz crystal oscillator is stable. | | | | 5 | - | Reserved | RO | 000 | | 4:3 | EXPRTVAL | This field determines the Sleep timer interval with RTINT1, RTINT2, and RTINT3. | RO | 00 | | 2 | ACHMEN | It enables or disables ADC input MUX. | R/W | 1 | | | | 1: Enables ADC input MUX. | | | | | | 0: Disables ADC input MUX. (ACH0-ACH3 pins are | | | | | | floated) | | | ### **GPIOPS0 (PORT 0, PULL-UP/PULL-DOWN SELECT REGISTER, 0x42E8)** | Bit | Name | Descriptions | R/W | Reset | |-------|----------|---------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | GPIO0_PS | This field selects the configuration of Port 0 as pull- | R/W | 0xFF | | | | up/pull-down inputs | | | | | | 0: pull-down | | | | | | 1: pull-up | | | #### **GPIOPS1 (PORT 1, PULL-UP/PULL-DOWN SELECT REGISTER, 0x42E9)** | Bit | Name | Descriptions | R/W | Reset | |-------|----------|----------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | GPIO1_PS | This field selects the configuration of Port 1 as pull-up/pull-down inputs 0: pull-down 1: pull-up | R/W | 0xFF | #### GPIOPS2 (PORT 2, PULL-UP/PULL-DOWN SELECT REGISTER, 0x42EA) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|----------|----------------------------------------------------------------------------------------------------|-----|----------------| | 1 ICIU | | Reserved | | value | | 4:0 | GPIO2_PS | This field selects the configuration of Port 2 as pull-up/pull-down inputs 0: pull-down 1: pull-up | R/W | 0x1F | ### GPIOPS3 (PORT 3, PULL-UP/PULL-DOWN SELECT REGISTER, 0x42EB) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|----------|----------------------------------------------------------------------------------------------------|-----|----------------| | 7:0 | GPIO3_PS | This field selects the configuration of Port 3 as pull-up/pull-down inputs 0: pull-down 1: pull-up | R/W | 0xFF | ### **GPIOPE0 (PORT 0, INPUT MODE, 0x42EC)** | Bit | Name | Descriptions | R/W | Reset | |-------|----------|----------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | GPIO0_PE | This field selects input mode of the Port 0. 0: tri-state 1:pull-up/pull-down(see GPIOPS0(0x42E7)) | R/W | 0xFF | ## **GPIOPE1 (PORT 1, INPUT MODE, 0x42ED)** | Bit | Name | Descriptions | R/W | Reset | |-------|----------|------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | GPIO1_PE | This field selects input mode of the Port 1. 0: tri-state | R/W | 0xFF | | | | 1:pull-up/pull-down(see GPIOPS1(0x42E8)) | | | ### **GPIOPE2 (PORT 2, INPUT MODE, 0x42EE)** | Bit | Name | Descriptions | R/W | Reset | |-------|----------|----------------------------------------------|-----|-------| | Field | | | | Value | | | | Reserved | | | | 4:0 | GPIO2_PE | This field selects input mode of the Port 1. | R/W | 0x1F | | | 0: tri-state | | |--|------------------------------------------|--| | | 1:pull-up/pull-down(see GPIOPS1(0x42E8)) | | **GPIOPE3 (PORT 3, INPUT MODE, 0x42EF)** | Bit | Name | Descriptions | R/W | Reset | |-------|----------|----------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | GPIO3_PE | This field selects input mode of the Port 3. | R/W | 0xFF | | | | 0: tri-state | | | | | | 1:pull-up/pull-down(see GPIOPS3(0x42E9)) | | | **GPIOPOL0 (PORT 0, INTERRUPT POLARITY, 0x42F0)** | Bit | Name | Descriptions | R/W | Reset | |-------|------------|-------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | GPIO0_POLH | This field changes the polarity of the Port 0. Port 0 | R/W | 0x00 | | | | is used the wake up source in the PM1/2/3 | | | | | | 0: recognizes low level as interrupt signal. | | | | | | 1: recognizes high level as interrupt signal. | | | **GPIOPOL1 (PORT 1, INTERRUPT POLARITY, 0x42F2)** | Bit | Name | Descriptions | R/W | Reset | |-------|------------|-------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | GPIO1_POLH | This field changes the polarity of the Port 1. Port 1 | R/W | 0x00 | | | | is used the wake up source in the PM1/2/3 | | | | | | 0: recognizes low level as interrupt signal. | | | | | | 1: recognizes high level as interrupt signal. | | | **GPIOPOL2 (PORT 2, INTERRUPT POLARITY, 0x42F4)** | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | | | Reserved | | | | 4:0 | GPIO2_POLH | This field changes the polarity of the Port 2. Port 2 is used the wake up source in the PM1/2/3 0: recognizes low level as interrupt signal. 1: recognizes high level as interrupt signal. | R/W | 0x00 | **GPIOPOL3 (PORT 3, INTERRUPT POLARITY, 0x42F6)** | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------------|-------------------------------------------------------|-----|----------------| | | | | | | | 7:0 | GPIO3_POLH | This field changes the polarity of the Port 3. Port 3 | R/W | 0x00 | | | | is used the wake up source in the PM1/2/3 | | | | | | 0: recognizes low level as interrupt signal. | | | | | | 1: recognizes high level as interrupt signal. | | | **GPIOMSKO (PORT 0, INTERRUPT MASK, 0x42F1)** | Bit | Name | Descriptions | R/W | Reset | |-------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | GPIO0_MSK | Port 0 interrupt mask. Port 0 is used the wake up source when this field is set to 1 in PM1/2/3. 0: No interrupt will be acknowledged. 1: Port 0 is individually enabled and Port 0 is used the wake up source. | R/W | 0x00 | | | | the wake up source. | | | **GPIOMSK1 (PORT 1, INTERRUPT MASK, 0x42F3)** | Bit | Name | Descriptions | R/W | Reset | |-------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | GPIO1_MSK | Port 1 interrupt mask. Port 1 is used the wake up source when this field is set to 1 in PM1/2/3. 0: No interrupt will be acknowledged. 1: Port 1 is individually enabled and Port 1 is used the wake up source. | R/W | 0x00 | **GPIOMSK2 (PORT 2, INTERRUPT MASK, 0x42F5)** | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | | | Reserved | | | | 4:0 | GPIO2_MSK | Port 2 interrupt mask. Port 2 is used the wake up source when this field is set to 1 in PM1/2/3. 0: No interrupt will be acknowledged. 1: Port 2 is individually enabled and Port 2 is used the wake up source. | R/W | 0x00 | **GPIOMSK3 (PORT 3, INTERRUPT MASK, 0x42F7)** | CHOMORS (FORTS, INTERROL FINACIA, 0X4217) | | | | | | | |-------------------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|--|--| | Bit | Name | Descriptions | R/W | Reset | | | | Field | | | | Value | | | | 7:4, | GPIO3_MSK | Port 3 interrupt mask. Port 3 is used the wake up source when this field is set to 1 in PM1/2/3. 0: No interrupt will be acknowledged. 1: Port 3 is individually enabled and Port 3 is used the wake up source. | R/W | 0x00 | | | | 3:2 | | Reserved | | | | | | 1:0 | GPIO3_MSK | Port 3 interrupt mask. Port 3 is used the wake up source when this field is set to 1 in PM1/2/3. 0: No interrupt will be acknowledged. 1: Port 3 is individually enabled and Port 3 is used the wake up source. | R/W | 0x00 | | | ## 10. TRANSCEIVER #### 10.1. MAC The MAC block transmits the data received from high layer to baseband modem, or encrypts it and then transmits to baseband modem. In addition, it indicates the status of PHY and transmits the data received from baseband modem to high layer, or transmits the decrypted data to high layer. Figure 23.MAC block diagram [Figure 23] shows the MAC block structure. The RX and TX FIFOs are separately implemented. The size of each FIFO is 256 bytes in order to process one IEEE802.15.4 packet along with buffering one packet. The MAC FIFO and security FIFO shares the address space and are distinguished by setting the register of SECMAP (0x419F). The following table shows the address space of each FIFO. MTXFIFOor STXFIFO (MAC TX FIFO or SECURITY TX FIFO, 0x4300~0x43FF) | Name | Descriptions | R/W | Reset | |------------|-----------------------------------------------|-----|-------| | | | | Value | | MTXFIFO | Random access space for MAC TX FIFO (MTXFIFO; | R/W | 0x00 | | or STXFIFO | SECMAP = 0) | | | | | or security TX FIFO (STXFIFO; SECMAP = 1) | | | MRXFIFOor SRXFIFO (MAC RX FIFO or SECURITY RX FIFO, 0x4400~0x44FF) | Name | Descriptions | R/W | Reset | |---------|-----------------------------------------------|-----|-------| | | | | Value | | MRXFIFO | Random access space for MAC RX FIFO (MRXFIFO; | R/W | 0x00 | | or | SECMAP = 0) | | | | SRXFIFO | or RX security FIFO (SRXFIFO; SECMAP = 1) | | | The general MAC/security control registers except for FIFO control registers are prepared as following. KEY0 (ENCRYPTION KEY 0 REGISTER, 0x4100~0x410F) | Bit | Name | Descriptions | R/W | Reset | |-------|------|--------------------------------|-----|-------| | Field | | | | Value | | 127:0 | KEY0 | 16-byte key (KEY0) for AES-128 | R/W | 0 | | | | 0x210F: Most significant byte | | | RXNONCE (RX NONCE FOR AUTHENTICATION REGISTER, 0x4110~0x411C) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | | |--------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------|--| | 103:0 | RXNONCE | Used for decryption: 8-byte source address + 4-byte frame counter + 1-byte key sequence counter 0x211C: Most significant byte of source address 0x2114:Most significant byte of frame counter 0x2110: Key sequence counter | R/W | 0 | | KEY1 (ENCRYPTION KEY 1 REGISTER, 0x4130~0x413F) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------|--------------------------------|-----|----------------| | 127:0 | KEY1 | 16-byte key (KEY1) for AES-128 | R/W | 0 | | | | 0x213F: Most significant byte | | | TXNONCE (TX NONCE FOR AUTHENTICATION REGISTER, 0x4140~0x414C) | | <u> </u> | | | | |-------|----------|-----------------------------------------------------|-----|-------| | Bit | Name | Descriptions | R/W | Reset | | Field | | | | Value | | 103:0 | TXNONCE | Used for encryption: 8-byte source address + 4-byte | R/W | 0 | | | | frame counter + 1-byte key sequence counter | | | | | | 0x214C: Most significant byte of source address | | | | | | 0x2144: Most significant byte of frame counter | | | | | | 0x2140: Key sequence counter | | | EXTADDR (EXTENDED ADDRESS REGISTER, 0x4150~0x4157) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|---------|---------------------------------------------------|-----|----------------| | 63:0 | EXTADDR | 64-bit IEEE address 0x2157: Most significant byte | R/W | 0 | PANID (PAN IDENTIFIER REGISTER, 0x4158~0x4159) | Bit | Name | Descriptions | R/W | Reset | |-------|-------|-------------------------------|-----|-------| | Field | | | | Value | | 15:0 | PANID | 16-bit PAN ID | R/W | 0 | | | | 0x2159: Most significant byte | | | SHORTADDR (SHORT ADDRESS REGISTER, 0x415A~0x415B) | Bit | Name | Descriptions | R/W | Reset | |-------|-----------|--------------------------------------------------------------|-----|-------| | Field | | | | Value | | 15:0 | SHORTADDR | 16-bit short (network) address 0x215B: Most significant byte | R/W | 0 | MACSTS (MAC/SECURITY STATUS REGISTER, 0x4180) | Bit | Name | Descriptions | R/W | Reset | |-------|---------|-------------------------------------------------------|-----|-------| | Field | | | | Value | | 7 | ENCDEC | When this field is set to '1', there is data in the | RO | 0 | | | | encryption or decryption. | | | | 6 | TX_BUSY | When this field is set to '1', data in the TX FIFO is | RO | 0 | | 6 | TX_BUSY | 1 71 | RO | | | | | transmitted to a modem. | | | |---|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----|---| | 5 | RX_BUSY | When this field is set to '1', data is transmitted from a modem to the RX FIFO. | RO | 0 | | 4 | | Reserved | | | | 3 | DECODE_OK | This field checks the validity of data according to the type of data received or the address mode. If there is no problem, this field is set to '1' | RO | 0 | | 2 | ENC_DONE | When encryption operation is finished, this field is set to '1'. | R/W | 0 | | 1 | DEC_DONE | When decryption operation is finished, this field is set to '1'. | R/W | 0 | | 0 | CRC_OK | If there is no problem for checking CRC of received packet, this field is set to '1'. | R/W | 0 | MACRST (MAC/SECURITY RESET REGISTER, 0x4190) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|----------|-------------------------------------------------------------------------|-----|----------------| | 7 | RST_FIFO | When this field is set to '1', the MAC FIFO is initialized. | R/W | 0 | | 6 | RST_TSM | When this field is set to '1', the MAC TX state machine is initialized. | R/W | 0 | | 5 | RST_RSM | When this field is set to '1', the MAC RX state machine is initialized. | R/W | 0 | | 4 | RST_AES | When this field is set to '1', the AES engine is initialized. | R/W | 0 | | 3:0 | | Reserved | | 0x0 | MACCTRL (MAC CONTROL REGISTER, 0x4191) | Bit | Name | Descriptions | R/W | Reset | |-------|-----------------|---------------------------------------------|----------|-------| | Field | Name | Descriptions | 1 1/ 7 7 | Value | | | | | | | | 7:5 | | Reserved | | 0x0 | | 4 | | When this field is set to '1', the RX | R/W | 0 | | | | interrupt doesn't occur when the DSN field | | | | | PREVENT_ACK | of received ACK packet is different from | | | | | _ | the value in MACDSN register during | | | | | | packet reception. | | | | 3 | PAN COORDINATOR | When this field is set to '1', function for | R/W | 0 | | | PAN_COOKDINATOR | PAN coordinator is enabled. | | | | 2 | | When this field is set to '1', the RX | R/W | 0 | | | ADR DECODE | interrupt doesn't occur when address | | | | | ADK_DECODE | information of the received packet is not | | | | | | matched with device itself. | | | | 1 | | When this field is set to '1', the RX | R/W | | | | AUTO_CRC | interrupt doesn't occur when the CRC of | | | | | | the received packet is not valid. | | | | 0 | | Reserved | | 0 | MACDSN (MAC DSN, 0x4192) | Bit | Name | Descriptions | R/W | Reset | |-------|--------|---------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | MACDSN | If the DSN field of the received ACK packet is not equal to MACDSN, the RX interrupt does not occurred. | R/W | 0 | **SECCTRL (SECURITY CONTROL REGISTER, 0x4193)** | Bit<br>Field | Name | Descriptions | 5101EIX, 0X4133) | R/W | Reset<br>Value | |--------------|-----------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | SA_KEYSEL | operation. Whe | EY value for standalone SAES en this field is '1', KEY1 is selected KEY0 is selected. | R/W | 0 | | 6 | TX_KEYSEL | packet transmi | Y value for AES operation during ission. When this field is '1', KEY1 is when '0', KEY0 is selected. | R/W | 0 | | 5 | RX_KEYSEL | packet reception | EY value for AES operation when on. When this field is 1', KEY1 is when '0', KEY0 is selected. | R/W | 0 | | 4:2 | SEC_M | | pperation, it represents the data the authentication field in byte. Authentication field length 4 6 | R/W | 0x0 | | | | 3<br>4<br>5<br>6<br>7 | 8<br>10<br>12<br>14<br>16 | | | | 1:0 | SEC_MODE | Security mode<br>0x0: No securi<br>0x1: CBC-MAC<br>0x2: CTR mod<br>0x3: CCM mod | ity<br>C mode<br>le | R/W | 0x0 | TXL (AES OPERATION LENGTH FOR TRANSMIT PACKET REGISTER, 0x4194) | 17-17 | TAL (AES OPERATION LENGTH FOR TRANSMIT FACKET REGISTER, 0X4194) | | | | | | |--------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------|--|--| | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | | | | 7 | | Reserved | | 0 | | | | 6:0 | TXL | This field represents the length used in the AES operation for the packet to be transmitted. It has a different meaning for each security mode as follows. Security mode: CTR It represents the number of bytes between length byte and the data to be encrypted or decrypted of data in FIFO. Security mode: CBC-MAC It represents the number of byte between length byte and the data to be authenticated. Security mode: CCM It represents the length of data which is used not in encoding or decoding but in authentication. | R/W | 0x00 | | | RXL (AES OPERATION LENGTH FOR RECEIVED PACKET REGISTER, 0x4195) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | | Reserved | | 0 | | 6:0 | RXL | This field represents the length used in the AES operation for the received packet and it has a different meaning for each security mode as follows. Security mode: CTR It represents the number of bytes between length byte and the data to be encrypted or decrypted of data in FIFO. | R/W | 0x00 | | | | Security mode: CBC-MAC It represents the number of bytes between length byte and the data to be authenticated. Security mode: CCM It represents the length of data which is used not in encoding or decoding but in authentication. | | | SECMAP (MAC/SECURITY REGISTER MAP SELECTION REGISTER, 0x419F) | Bit | Name | Descriptions | R/W | Reset | |-------|--------|--------------------------------------------------|-----|-------| | Field | | | | Value | | 7:1 | | Reserved | | 0x00 | | 0 | SECMAP | MAC/security control/FIFO register map selection | R/W | 0 | | | | 0x0: MAC control / MAC FIFO selected | | | | | | 0x1: Security control / security FIFO selected | | | #### 10.1.1. Receive Mode When receiving the data from the PHY block, the MAC block stores the data in the RX FIFO. The data in the RX FIFO can be read by the MRFCPOP (0x4080) register. Data decryption is implemented by AES-128 algorithm, which supports CCM\* mode by ZigBee and CTR/CBC-MAC/CCM mode by IEEE 802.15.4. The RX Controller controls the process described above. When decrypting the data, the received frame data length is modified and the modified value is stored in the LSB of each frame by the hardware again. The size of the RX FIFO is 256 bytes and it is implemented by a circular FIFO with a write pointer and a read pointer. The RX FIFO can store several frame data received from the PHY block. Since the LSB of each frame data represents the frame data length, it can be accessed by the write pointer and the read pointer. When the data is received from the PHY block, the CRC information is checked to verify data integrity. When AUTO\_CRC control bit of MACCTRL(0x4191) register is set to '1', CRC information is verified by the RX CRC block automatically. To check the result, refer to the CRC\_OK field of MACSTS(0x4180) register. When the value of CRC\_OK field is set to '1', there is no problem with CRC information. When the AUTO\_CRC control bit of the MACCTRL(0x4191) register is not set to '1', the CRC information should be verified by the software. When a packet reception is completed in the PHY block, a PHY interrupt is sent to the MCU. In addition, when decryption operation is completed, an AES interrupt is sent to the MCU. The following tables show the MAC RX FIFO control registers. Register address space is shared with the security-related register address space. Therefore, the MAC RX FIFO control registers are accessible when SECMAP is 0. MRFCPOP (MAC RX FIFO POP REGISTER, 0x4080) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|---------|-------------------------------------------------|-----|----------------| | 7:0 | MRFCPOP | Through this register, data in RX FIFO is read. | RO | | MRFCWP (MAC RX FIFO WRITE POINTER REGISTER, 0x4081) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-------------|--------------------------------------------------------------------------------------|-------|----------------| | 7:0 | MRFCWP | RX FIFO write pointer | R/W | 0x00 | | 7.0 | WINTER OVVI | Total size of the write pointer is 9-bit with MRFCWP8 | 13/00 | 0,00 | | | | in MRFCSTS register. It is increased by '1' whenever data is written to the RX FIFO. | | | MRFCRP (MAC RX FIFO READ POINTER REGISTER, 0x4082) | Bit | Name | Descriptions | R/W | Reset | |-------|--------|------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | MRFCRP | RX FIFO read pointer | R/W | 0x00 | | | | Total size of the read pointer is 9-bit with MRFCRP8 | | | | | | bit in MRFCSTS register. It is increased by '1' | | | | | | whenever data is read from the RX FIFO. | | | MRFCCTRL (MAC RX FIFO CONTROL REGISTER, 0x4083) | Bit | Name | Descriptions | R/W | Reset | |-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:3 | | Reserved | | 0x0 | | 2 | ASA | When this field is set to '1', it automatically sets the starting address of a packet and the length of a packet decrypted by the AES engine to the information of the received packet. | R/W | 1 | | 1 | ENA | When this field is set to '1', RX FIFO is enabled. | R/W | 1 | | 0 | CLR | When this field is set to '1', MRFCWP, MRFCRP, MRFCSTS, MRFCSIZE registers are initialized. | R/W | 0 | MRFCSTS (MAC RX FIFO STATUS REGISTER, 0x4084) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|---------|----------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | MRFCWP8 | Total size of the write pointer is 9-bit address with MRFCWP. This field is MSB, and is used to detect wrap around of a circular FIFO. | R/W | 0 | | 6 | MRFCRP8 | Total size of the read pointer is 9-bit address with MRFCRP. This field is MSB, and is used to detect wrap around of a circular FIFO. | R/W | 0 | | 5:2 | | Reserved | RO | 0x0 | | 1 | FULL | RX FIFO full This field is set to '1' when data size in RX FIFO is 256 byte. | RO | 0 | | 0 | EMPTY | RX FIFO empty This field is set to '1' when data size in RX FIFO is '0'. | RO | 0 | MRFCSIZE (NUMBER OF DATA IN MAC RX FIFO REGISTER, 0x4085) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:0 | MRFCSIZE | This field represents the number of valid data bytes of RX FIFO. This field value is valid when the FIFO status is normal and is calculated by the difference between MRFCWP and MRFCRP. | R/W | 0x00 | #### 10.1.2. Transmit Mode To transmit the data from a higher layer(MCU) to the PHY block, the device stores the data in the TX FIFO of the MAC block. When the MCU writes data in the MTFCPUSH (0x4000) register, data is stored in TX FIFO of MAC. The size of the TX FIFO is 256 byte and it is implemented by a circular FIFO with a write pointer and a read pointer. Since each data in TX FIFO is mapped to the memory area in the MCU, it can be written or read directly by the MCU. The data stored in the TX FIFO can be transmitted to the PHY block by the TX request command of PCMD0(0x4200) register. The TX controller controls the process described above. Data encryption is implemented by the AES-128 algorithm, which supports CCM\* mode by ZigBee and CTR/CBC-MAC/CCM mode by IEEE 802.15.4. The data length which is to be transmitted is stored in the LSB of each frame by the software when the frame data is stored in TX FIFO by the MCU. When the data in TX FIFO is encrypted, the data length is modified and then stored by the hardware again. When transmitting the data in the TX FIFO, the CRC operation is processed to verify data integrity. When the AUTO\_CRC control bit of the MACCTRL (0x4191) register is set to '1', CRC information is generated by TX CRC block automatically. Otherwise, CRC operation should be operated by software. When data encryption is completed, an AES interrupt is sent to the MCU. When the data transmission to the PHY block is completed, a PHY interrupt is sent to the MCU. The following tables show the MAC TX FIFO control registers. Register address space is shared with the security-related register address space. Therefore, the MAC TX FIFO control registers are accessible when SECMAP is 0. MTFCPUSH (MAC TX FIFO PUSH REGISTER, 0x4000) | Bit | Name | Descriptions | R/W | Reset | |-------|----------|--------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | MTFCPUSH | When data is written to this register, it is stored in | WO | | | | | TX FIFO. | | | MTFCWP (MAC TX FIFO WRITE POINTER REGISTER, 0x4001) | Bit | Name | Descriptions | R/W | Reset | |-------|--------|-------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | MTFCWP | TX FIFO write pointer | R/W | 0x00 | | | | Total size of the write pointer is 9-bit with MTFCWP8 | | | | | | in MTFCSTS register. It is increased by '1' whenever | | | | | | data is written to the TX FIFO. | | | MTFCRP (MAC TX FIFO READ POINTER REGISTER, 0x4002) | Bit | Name | Descriptions | R/W | Reset | |-------|--------|------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | MTFCRP | TX FIFO read pointer | R/W | 0x00 | | | | Total size of the read pointer is 9-bit with MTFCRP8 | | | | | | bit in MTFCSTS register. It is increased by'1' | | | | | | whenever data is read from the TX FIFO. | | | MTFCCTRL (MAC TX FIFO CONTROL REGISTER, 0x4003) | Bit | Name | Descriptions | R/W | Reset | |-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:3 | | Reserved | | 0x0 | | 2 | ASA | When this field is set to '1', it automatically sets the starting address of a packet and the length of a packet encrypted by the AES engine to the information of the packet which is to be transmitted. | R/W | 1 | | 1 | ENA | When this field is set to '1', TX FIFO is enabled | R/W | 1 | | 0 | CLR | When this field is set to '1', the MTFCWP, MTFCRP, MTFCSTS, MTFCSIZE registers are initialized. | R/W | 0 | MTFCSTS (MAC TX FIFO STATUS REGISTER, 0x4004) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|---------|---------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | MTFCWP8 | Total size of the write pointer is 9-bit address with MTFCWP. This field is MSB, and is used to detect wraparound of a circular FIFO. | R/W | 0 | | 6 | MTFCRP8 | Total size of the read pointer is 9-bit address with MTFCRP. This field is MSB, and is used to detect wraparound of a circular FIFO. | R/W | 0 | | 5:2 | | Reserved | RO | 0x0 | | 1 | FULL | TX FIFO full This field is set to '1' when data size in TX FIFO is 256 byte. | RO | 0 | | 0 | EMPTY | TX FIFO empty This field is set to '1' when data size in TX FIFO is '0'. | RO | 0 | MTFCSIZE (NUMBER OF DATA IN MAC TX FIFO REGISTER, 0x4005) | Bit | Name | Descriptions | R/W | Reset | |-------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | MTFCSIZE | This field represents the number of valid data bytes of TX FIFO. This field value is valid when the FIFO status is normal and is calculated by the difference between MTFCWP and MTFCRP. | R/W | 0x00 | ### 10.1.3. Data Encryption and Decryption Data encryption or decryption is done by the security controller block. Security Controller consists of the block for processing encryption/decryption operation and the block for controlling. In order to implement CCM\* mode by ZigBee and CTR/CBC-MAC/CCM mode by IEEE 802.15.4, 128-bit key value and a nonce are needed. MG2460 can have two 128-bit key values, KEY0 and KEY1. For encryption, the desired nonce value should be stored in the TX Nonce and KEY0 or KEY1 should be selected for use. For decryption, the desired nonce value should be stored in the RX Nonce and KEY0 or KEY1 should be selected for use. For more detailed information, refer to the IEEE802.15.4 standard document. The following registers describe the security TX/RX FIFO control registers. They are accessible when SECMAP is 0x1. STFCPUSH (SECURITY TX FIFO PUSH REGISTER, 0x4000) | Bit | Name | Descriptions | R/W | Reset | |-------|----------|--------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | STFCPUSH | When data is written to this register, it is stored in | WO | | | | | security TX FIFO. | | | STFCWP (SECURITY TX FIFO WRITE POINTER REGISTER, 0x4001) | Bit | Name | Descriptions | R/W | Reset | |-------|--------|-------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | STFCWP | Security TX FIFO write pointer | R/W | 0x00 | | | | Total size of the write pointer is 9-bit with STFCWP8 | | | | | | in STFCSTS register. It is increased by '1' whenever | | | | | | data is written to the security TX FIFO. | | | STFCRP (SECURITY TX FIFO READ POINTER REGISTER, 0x4002) | | | , , | | | |-------|--------|------------------------------------------------------|-----|-------| | Bit | Name | Descriptions | R/W | Reset | | Field | | | | Value | | 7:0 | STFCRP | Security TX FIFO read pointer | R/W | 0x00 | | | | Total size of the read pointer is 9-bit with STFCRP8 | | | | | | in STFCSTS register. It is increased by '1' whenever | | | | | | data is read from the security TX FIFO. | | | STFCCTRL (SECURITY TX FIFO CONTROL REGISTER, 0x4003) | Bit | Name | Descriptions | R/W | Reset | |-------|------|---------------------------------------------------|-----|-------| | Field | | | | Value | | 7:2 | | Reserved | | 0x0 | | 1 | ENA | When this field is set to '1', security TXFIFO is | R/W | 1 | | | | enabled. | | | | 0 | CLR | When this field is set to '1', STFCWP, STFCRP, | R/W | 0 | | | | STFCSTS, STFCSIZE registers are initialized. | | | STFCSTS (SECURITY TX FIFO STATUS REGISTER, 0x4004) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|---------|----------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | STFCWP8 | Total size of the write pointer is 9-bit address with STFCWP. This field is MSB, and is used to detect wrap around of a circular FIFO. | R/W | 0 | | 6 | STFCRP8 | Total size of the read pointer is 9-bit address with STFCRP. This field is MSB, and is used to detect wrap around of a circular FIFO. | R/W | 0 | | 5:2 | | Reserved | RO | 0x0 | | 1 | FULL | Security TX FIFO full This field is set to '1' when data size in security TX FIFO is 256 byte. | RO | 0 | | 0 | EMPTY | Security TX FIFO empty This field is set to '1' when data size in security TX FIFO is '0'. | RO | 0 | STFCSIZE (NUMBER OF DATA IN SECURITY TX FIFO REGISTER, 0x4005) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:0 | STFCSIZE | This field represents the number of valid data bytes of security TX FIFO. This field value is valid when the FIFO status is normal and is calculated by the difference between STFCWP and STFCRP. | R/W | 0x00 | STFCSECBASE (ENCRYPTION FRAME BASE ADDRESS REGISTER, 0x4007) | Bit | Name | Descriptions | R/W | Reset | |-------|-------------|-----------------------------------|-----|-------| | Field | | | | Value | | 7:0 | STFCSECBASE | Frame base address for encryption | R/W | 0x00 | STFCSECLEN (ENCRYPTION FRAME LENGTH REGISTER, 0x4008) | Bit | Name | Descriptions | R/W | Reset | |-------|------------|-----------------------------|-----|-------| | Field | | | | Value | | 7:0 | STFCSECLEN | Frame length for encryption | R/W | 0x00 | STFDMALEN (DIRECT DATA TRANSFER SIZE REGISTER, 0x4009) | Bit | Name | Descriptions | R/W | Reset | |-------|-----------|------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:0 | STFDMALEN | Data size of direct transfer between the security TX | R/W | 0x00 | | | | FIFO and the TX FIFO. | | | STFDMACTRL (DIRECT DATA TRANSFER CONTROL REGISTER, 0x400A) | Bit | Name | Descriptions | R/W | Reset | |-------|------|----------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:3 | | Reserved | RO | 0x00 | | 2 | DONE | This field is set to '1' when direct transfer between | RO | 0 | | | | the TX security FIFO and the TX FIFO is done. | | | | 1 | BUSY | When this field is set to '1', data transfer between the | RO | 0 | | | | TX security FIFO and the TX FIFO is activated. | | | | 0 | ENA | Enable the direct transfer between the security TX | WO | 0 | | | | FIFO and the TX FIFO | | | **SRFCPOP (SECURITY RX FIFO POP REGISTER, 0x4080)** | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|---------|----------------------------------------------------------|-----|----------------| | 7:0 | SRFCPOP | Through this register, data in security RX FIFO is read. | WO | | SRFCWP (SECURITY RX FIFO WRITE POINTER REGISTER, 0x4081) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|--------|-----------------------------------------------------------------------------------------------|-----|----------------| | 7:0 | SRFCWP | Security RX FIFO write pointer | R/W | 0x00 | | | | Total size of the write pointer is 9-bit with SRFCWP8 | | | | | | in SRFCSTS register. It is increased by '1' whenever data is written to the security RX FIFO. | | | SRFCRP (SECURITY RX FIFO READ POINTER REGISTER, 0x4082) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:0 | SRFCRP | Security RX FIFO read pointer Total size of the read pointer is 9-bit with SRFCRP8 in SRFCSTS register. It is increased by '1' whenever data is read from the security RX FIFO. | R/W | 0x00 | SRFCCTRL (SECURITY RX FIFO CONTROL REGISTER, 0x4083) | Bit | Name | Descriptions | R/W | Reset | |-------|------|---------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:2 | | Reserved | | 0x0 | | 1 | ENA | When this field is set to '1', security RXFIFO is enabled. | R/W | 1 | | 0 | CLR | When this field is set to '1', SRFCWP, SRFCRP, SRFCSTS, SRFCSIZE registers are initialized. | R/W | 0 | SRFCSTS (SECURITY RX FIFO STATUS REGISTER, 0x4084) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|---------|----------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7 | SRFCWP8 | Total size of the write pointer is 9-bit address with SRFCWP. This field is MSB, and is used to detect wrap around of a circular FIFO. | R/W | 0 | | 6 | SRFCRP8 | Total size of the read pointer is 9-bit address with SRFCRP. This field is MSB, and is used to detect wrap around of a circular FIFO. | R/W | 0 | | 5:2 | | Reserved | RO | 0x0 | | 1 | FULL | Security RX FIFO full This field is set to '1' when data size in security RX FIFO is 256 byte. | RO | 0 | | 0 | EMPTY | Security RX FIFO empty This field is set to '1' when data size in security RX FIFO is '0'. | RO | 0 | SRFCSIZE (NUMBER OF DATA IN SECURITY RX FIFO REGISTER, 0x4085) | <b>U U</b> | | | | | | | |--------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------|--|--| | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | | | | 7:0 | SRFCSIZE | This field represents the number of valid data bytes of security RX FIFO. This field value is valid when the FIFO status is normal and is calculated by the difference between SRFCWP and SRFCRP. | R/W | 0x00 | | | SRFCSECBASE (DECRYPTION FRAME BASE ADDRESS REGISTER, 0x4087) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-------------|-----------------------------------|-----|----------------| | 7:0 | SRFCSECBASE | Frame base address for decryption | R/W | 0x00 | SRFCSECLEN (DECRYPTION FRAME LENGTH REGISTER, 0x4088) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|------------|-----------------------------|-----|----------------| | 7:0 | SRFCSECLEN | Frame length for decryption | R/W | 0x00 | SRFDMALEN (DIRECT DATA TRANSFER SIZE REGISTER, 0x4089) | Bit<br>Field | Name | Descriptions | R/W | Reset<br>Value | |--------------|-----------|----------------------------------------------------------------------------|-----|----------------| | 7:0 | SRFDMALEN | Data size of direct transfer between the security RX FIFO and the RX FIFO. | R/W | 0x00 | SRFDMACTRL (DIRECT DATA TRANSFER CONTROL REGISTER, 0x408A) | Bit | Name | Descriptions | R/W | Reset | |-------|------|----------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:3 | | Reserved | RO | 0x00 | | 2 | DONE | This field is set to '1', when direct transfer between | RO | 0 | | | | the security RX FIFO and the RX FIFO is done | | | | 1 | BUSY | When this field is set to '1', data transfer between the | RO | 0 | | | | security RX FIFO and the RX FIFO is activated. | | | | 0 | ENA | Enable the direct transfer between the security RX | WO | 0 | | | | FIFO and the RX FIFO | | | #### 10.2. PHY The baseband PHY (a.k.a. modem) is composed of the O-QPSK modulator and demodulator with simple convolutional channel coder. [Figure 24] shows the baseband PHY structure. The modulation starts from fetching the data in the TX MAC FIFO. The PHY payload (PHY service data unit; PSDU) can be optionally encoded with the convolutional channel encoder. After appending the preamble, SFD and length field to the PHY payload, a constructed frame (PHY protocol data unit; PPDU) is mapped to designated symbols according to the data-rate control of the PHY controller. Each symbol is accordingly spread by the DSSS chip modulator. The spread PHY bit stream in the chip-level is then modulated to the O-QPSK signal and transmitted by the RF transmitter. For the 250Kbps data-rate packet, its structure is fully compatible with the IEEE802.15.4 O-QPSK PHY specification. Figure 24. Baseband PHY With the RF receiver, the received O-QPSK signal is demodulated to the chip sequences. The gain amplifying blocks in the RF receiver are controlled by the automatic gain controller (AGC). The chip sequence is appropriately de-spread by the chip demodulator, and then the start of the designated frame is determined by detecting the synchronization header (preamble and SFD). When the SFD is detected, the baseband PHY generates the interrupt which indicates the start of a packet. The length and the PHY payload followed by the synchronization header are decoded by the symbol demapper and Viterbi decoder (if the convolutional encoding is applied), and stored in the RX MAC FIFO. When the last data of the PHY payload is stored, the interrupt is generated to indicate the end of the packet reception. After a packet reception interrupt occurs, the RX MAC procedure is performed. When a packet is received, the baseband PHY provides both of the received signal strength Indicator (RSSI) and the link quality indicator (LQI). They can be used to decide the quality of the communication channel. While a packet does not exist, the baseband PHY continuously provides the RF channel energy level at antenna. The measured energy level is used to decide the communication channel state. Clear channel assessment(CCA) operation is based on this information. The CCA operation is used to prevent a collision when multiple users try to use a channel simultaneously. When a channel is determined to be busy, packet transmission is deferred until the channel state changes to idle. #### **10.2.1. Interrupt** The baseband PHYhas4 interrupt sources to notify the MCU of specific events. #### RX END (RXEND INT) This interrupt notifies the MCU of the completion of a packet reception. When this interrupt has been generated, the received data in RX MAC FIFO can be handled. Also, the quality of the transmission channel can be checked by reading the RSSI/LQI registers. ## RX START (RXSTART\_INT) This interrupt notifies the MCU of the start of a packet reception. (Note: It is not recommended to use RX START Interrupt normally.) #### TX END (TXEND\_INT) This interrupt notifies the MCU of the end of a packet transmission. A new packet cannot be transmitted until a packet transmission is completed. When a communication channel is busy, a TX END Interrupt can be delayed until a communication channel goes to the idle state and the transmission is completed successfully. ## MODEM READY (MDREADY\_INT) This interrupt notifies the MCU that the state of the baseband PHY has changed from the idle state to the ready state (either RX or TX) for requesting "modem ON". The baseband PHY is in the idle state when the supply power is turned on, but needs to be changed to the ready state in order to transmit or receive the packet. This interrupt occurs when the RF transceiver has been stabilized by following the "modem ON" request. #### MODEM READY FAIL (MDREADYFAIL\_INT) This interrupt notifies the MCU that the modem block has failed to change state from the idle state to the ready state. When the PLL in the RF transceiver is unlocked during dedicated time interval, this interrupt is generated and the state of the baseband PHY remains at the PLL setting state (although it is a transition state as shown in Figure 29). The interrupt source can be identified through the INTSTS register. Some interrupt sources can be masked by setting the INTCON register. The baseband PHY also provides the INTIDX register for indicating the interrupt source. The interrupt sources have priority: MDREADY\_INT (0) > TXEND\_INT (1) > RXSTART\_INT (2) > RXEND\_INT (3) > MDREADYFAIL\_INT (4). The INTIDX register indicates the highest-priority interrupt source among the present interrupts (not cleared). In order to clear the interrupt, it is sufficient to just read the INTIDX register and then the interrupt is cleared (one by one) in priority order. #### INTCLRSEQ (INTERRUPT CLEAR SEQUENCE REGISTER, 0x428C) This register is used to set the sequence of interrupt clear. | Bit<br>Field | Name | Descriptions | RW | Reset<br>Value | |--------------|---------------|--------------------------|-----|----------------| | [7:5] | (Reserved) | | RO | 0x0 | | [4:0] | INTCLRSE<br>Q | Interrupt clear sequence | R/W | 0x00 | | | bit | Description | | | |--|-----|--------------------------------------------|--|--| | | [0] | When this field is set to'1', the modem | | | | | | on interrupt is cleared by interrupt | | | | | | clear command. | | | | | [1] | When this field is set to 1, the tx start | | | | | | interrupt is cleared by interrupt clear | | | | | | command. | | | | | [2] | When this field is set to'1', the rx start | | | | | | interrupt is cleared by interrupt clear | | | | | | command. | | | | | [3] | When this field is set to'1', the rx end | | | | | | interrupt is cleared by interrupt clear | | | | | | command. | | | | | [4] | When this field is set to'1', the modem | | | | | | on fail interrupt is cleared by interrupt | | | | | | clear command. | | | ## INTCON (PHY INTERRUPT CONTROL REGISTER, 0x428D) This register is used to mask off the interrupt of baseband PHY. | Bit<br>Field | Name | Descriptions | RW | Reset<br>Value | |--------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:5 | (Reserved) | | RO | 0x0 | | 4 | MDFAILMSK | This field masks MDFAIL_INT off. When MDFAILMSK field is set to '0', MDFAIL_INT interrupt is not generated. | R/W | 0 | | 3 | RXENDMSK | This field masks RXEND_INT off. When RXENDMSK field is set to '0', RXEND_INT interrupt is not generated. This interrupt should be used to support the successful packet reception. | R/W | 0 | | 2 | RXSTMSK | This field masks RXEND_START off. When RXSTMSK field is set to '0', RXSTART_INT interrupt is not generated. RXSTART_INT is not a mandatory interrupt. It is recommended to mask off RXSTART_INT interrupt when the rapid packet reception is needed. | R/W | 0 | | 1 | TXENDMSK | This field masks TXEND_INT off. When TXENDMSK field is set to '0', TXEND_INT interrupt is not generated. This interrupt should be used to support the successful packet transmission. | R/W | 0 | | 0 | MDRDYMSK | This field masks MDRDY_INT off. When MRDYMSK field is set to '0', MDRDY_INT interrupt is not generated. This interrupt should be used to check whether a modem block is ready for transmission /reception or not. | R/W | 0 | ## INTIDX (PHY INTERRUPT STATUS AND INDEX REGISTER, 0x428E) This register is used to indicate the kinds of the interrupt when it occurs | Bit | Name | Descriptions | RW | Reset | |-------|-----------|------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | 7:4 | | (Reserved) | RO | 0 | | 3 | ALLINTCLR | This field disables all interrupts when they occur. This field clears all interrupts occurred. | R/W | 1 | | | | When multiple interrupts occur at the same time, modem block stores them in a buffer and proces them in order. When INTIDX field is read, executed interrupts are cleared in order. W ALLINTCLR field is set to '0', all the interrupt buffer are cleared at the same time. | sses<br>the<br>/hen | | | |-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----|-----| | 2:0 | INTIDX | This register shows the kind of the interrupt wher interrupt occurs, in order if multiple interrupts or simultaneously. The INTSTS field in the INTS register should be used for looking through a list all interrupts that have been triggered. After read INTIDX field, executed interrupts are clear automatically. | ccur<br>STS<br>st of<br>ding | RO | 0x0 | | | | INTIDX Interrupt 0 MDRDY_INT interrupt 1 TXEND INT interrupt | | | | | | | 2 RXSTART_INT interrupt 3 RXEND_INT interrupt | | | | | | | 4 MDFAIL_INT interrupt | | | | #### INTSTS (PHY INTERRUPT STATUS REGISTER, 0x428F) This register is used to indicate the kinds of the interrupt when the multiple interrupts occur. | Bit<br>Field | Name | Descriptions | RW | Reset<br>Value | |--------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | 7:5 | | (Reserved) | | 0 | | 4:0 | INTSTS | Multiple interrupt status This register shows the interrupt status when multiple interrupts occur currently. Each bit in INTSTS field represents the status of a specific interrupt. A table of Bit vs. Interrupt is shown below. Bit Description 0 MDRDY_INT interrupt 1 TXEND_INT interrupt 2 RXSTART_INT interrupt 3 RXEND_INT interrupt 4 MDFAIL_INT interrupt When an interrupt is triggered, the INTSTS field corresponding to each interrupt is set to '0'. To clear the executed interrupt, the bit for each of the executed interrupts should be reset to '1' by software. | R/W | 0x1F | #### 10.2.2. Data Rate The MG2460 supports data rate modes of 250 kbps, 1 Mbps and 2 Mbps for applications beyond IEEE802.15.4 compliances. The data rate can be selected by using the MDMCNF register (SEL\_TXDR, FEC\_EN, PHY\_CLKSEL). The data rate modes, which is listed in [Table 10], occupy 2~4MHz RF channel bandwidth which is the same as the IEEE 802.15.4-2.4GHz 250 kbps standard mode. The 1Mbps and 2Mbps data-rate modes are designed by applying the variable-rate convolutional coding with the same preamble structure as 250kbps specified in IEEE802.15.4. The other data rate modes are designed by controlling the spreading factor. | Data Rate | FEC_EN | SEL_TXDR | PHY_CLKSEL | BW | Comment | |-----------|--------|----------|------------|------|------------------------| | 2Mbps | 0x1 | 0x0 | 0x3 | 4MHz | | | 1Mbps | 0x1 | 0x0 | 0x0 | 2MHz | | | 250Kbps | 0x0 | 0x2 | 0x0 | 2MHz | IEEE802.15.4 compliant | #### 10.2.3. Forward Error Correction Especially for higher data rate modes, the MG2460 uses the variable-rate convolutional channel coding for forward error correction (FEC). The MG2460 supports the convolution coding with the rate of 1/2. As shown in [Figure 25], the convolutional encoder with the constraint length of 5 is used for the mother convolutional encoder with the rate of 1/2. $G1(x) = x^4 + x + 1$ . $G2(x) = x^4 + x^3 + x^2 + 1$ . Figure 25. Convolutional encoder with rate of 1/2 Table 11. Puncturing pattern | Code rate | Puncturing matrix | Transmitted sequence | |-----------|-------------------|----------------------| | 1/2 | G1: 1<br>G2: 1 | G1[0] G2[0] | #### 10.2.4. Packet Format The MG2460 supports multiple data rates from 250Kbps to 2Mbps including 250Kbps specified in IEEE802.15.4. The packet format comparison for high data rates (≥ 250Kbps) with an example payload length of 60-Byte is shown in [Figure 26]. The period of the preamble, SFD, and LEN for 1Mbps data-rate mode are the same for 250Kbps mode. Only PHY payload interval is reduced. All of the period for the 2Mbp data-rate is the half-period of the 1Mbps data-rate mode Figure 26. High data rate packet format #### PCMD0 (PHY COMMAND0 REGISTER, 0x4200) This register is used to control the operation of baseband PHY. | Bit<br>Field | Name | Descriptions | RW | Reset<br>Value | |--------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | [7:6] | (Reserved) | Only '0' allowed. | R/W | 0 | | [5] | MODEM_O<br>FF | When this field is set to '0', the baseband PHY status is changed to OFF. In the OFF state, the RF block is in a power-down state and the modem block is in the reset state. In this state, the MG2460 cannot receive or transmit packets. For the transmission or the reception of a packet, the baseband PHY needs to be changed to ON state. When the baseband PHY goes to OFF state, this field is set to '1' automatically by the hardware. | R/W | 1 | | [4] | MODEM_O<br>N | When this field is set to '0', the baseband PHY status is changed to ON. In ON state, the RF and baseband PHY are in the TX or RX ready state. In this state, the modem block controls power-down or power-up for the transmitter or the receiver without an active user application program. When the modem block goes to ON status, this field is set to '1' automatically by the hardware. | R/W | 1 | | [3] | (Reserved) | Only '1' allowed. | R/W | 1 | | [2] | TX_REQ | When this field is set to'0', the baseband PHY transmits a packet. When a packet transmission is requested, the baseband PHY changes to the TX ready state. Only when a communication channel is in idle state(CCA='1'), will the packet be transmitted. When the channel is in busy state(CCA='0'), the transmission is deferred until the channel state goes to idle. This field is set to'1' automatically by hardware after completing the transmission. When the packet transmission is completed successfully, a | R/W | 1 | | | | TXEND_INT interrupt is sent. If the packet | | | |-------|------------|-----------------------------------------------------|-----|---| | | | transmission is abnormal, the interrupt in not sent | | | | | | and the TXREQ field is set to '1'. | | | | [1:0] | (Reserved) | Only '0' allowed. | R/W | 0 | #### PCMD1 (PHY COMMAND1 REGISTER, 0x4201) This register is used to control the operation of baseband PHY. | Bit<br>Field | Name | Descriptions | RW | Reset<br>Value | |--------------|------------|------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | | (D 1) | Only (0) allaward | DAM | _ | | [7:2] | (Reserved) | Only '0' allowed. | R/W | 0 | | [1] | TX_OFF | When this field is set to '1', the TX block is forced to be OFF regardless of the control of the baseband PHY state machine. | R/W | 1 | | [0] | RX_OFF | When this field is set to '0', the RX block is forced to be OFF regardless of the control of the baseband PHY state machine. | R/W | 1 | ## SETRATE (MODEM DATARATE CONTROL REGISTER, 0x4211) This register is used to set data rate and FEC encoding. | Bit | Name | Des | scriptions | | RW | Reset | |-------|------------|-----|------------------|----------------------|-----|-------| | Field | | | | | | Value | | [7:6] | (Reserved) | Onl | y '0' allowed. | | R/W | 0 | | [5:4] | FEC_EN | For | ward error corr | ection encoding : | R/W | 0x0 | | | | 0x0 | : UNCODING | - | | | | | | 0x1 | : FEC code rat | te 1/2 | | | | [3:0] | SEL_TXDR[ | Use | ed to select pac | ket data rate | R/W | 0x6 | | | 3:0] | | · | | | | | | _ | | SEL_TXDR | Data Rate | | | | | | | | 1Mbps (FEC_EN = 0x1) | | | | | | | 0x0 | 2Mbps (FEC_EN = 0x1, | | | | | | | | PHY_CLKSEL =0x3) | | | | | | | 0x2 | 250Kbps | | | | | | | Others | Reserved | | | #### 10.2.5. Clear Channel Assessment While a packet does not exist, the baseband PHY continuously provides the RF channel energy level at antenna. As described before, the measured energy level is used to decide the communication channel state. Clear channel assessment(CCA) operation is based on this information. The CCA operation is used to prevent a collision when multiple users try to use a channel simultaneously. When a channel is determined to be busy, packet transmission is deferred until the channel state changes to idle. #### CCA0 (CLEAR CHANNEL ASSESSMENTO REGISTER, 0X422C) This register is used to set CCA operation environment. | Bit | Name | Descriptions | RW | Reset | |------|---------------|-----------------------------------------------------|-----|-------| | Fiel | d | | | Value | | [7:6 | [] (Reserved) | Only '0' allowed. | R/W | 0 | | | | It fixes the communication channel state to idle. A | R/W | 1 | | [5] | CCA_FIX | communication channel state is determined by the | | | | | | CCA circuit in MG2460. When a channel state is | | | | | | busy, a packet is not packet transmission req When this field is set to idle state. | gardless of the channel | l state. | | | | |-------|------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------|-----|---|--| | [4:2] | (Reserved) | Only '0' allowed. | | | R/W | 0 | | | | | This field sets the communication changed describes the three mestate. | nel state. The fol<br>ethods to detect the c | llowing<br>hannel | R/W | 0 | | | | | Energy detection (ED): channel state as 'busy' signal is higher than the | when the energy of re | | | | | | [1:0] | CCAMD | Carrier detection (CD): channel state as 'bu carrier is detected. | | | | | | | | | channel state as | Frame detection (FD): This method determines the channel state as 'busy' when the normal IEEE802.15.4 packet is detected. | | | | | | | | CCAMD | Method | ] | | | | | | | 0 | ED | ] | | | | | | | 1 | CD | | | | | | | | 2 | FD . | | | | | | | | 3 | reserved | | | | | #### CCA1 (CLEAR CHANNEL ASSESSMENT1 REGISTER, 0X422D) This register is used to set CCA operation environment. | Bit<br>Field | Name | Descriptions | RW | Reset<br>Value | |--------------|------|-------------------------------------------------------------------------------------------------------------------|-----|----------------| | [7:0] | CCA1 | This configures the CCA decision threshold when the energy detection method is used as that of the CCA detection. | R/W | 0xB2 | #### 10.2.6. Link Quality Indicator The MG2460 uses correlation results of multiple symbols in order to calculate an estimate of the LQI value. If LQI\_EN is "0x1", LQI estimation is automatically performed for every received frame except for FEC encoded packets. LQI values are integers ranging from 0 to 255 as required by the IEEE 802.15.4 standard. After receiving 8 first symbols following the SFD, The MG2460 provide a correlation average value as a LQI. This is indicated by the LQI\_VALID register. The value can be obtained by means of register read. ## LQICNF0 (LQI CONTROL0 REGISTER,0x427E) This register is used to check LQI valid indicator. | Bit | Name | Descriptions | RW | Reset | |-------|-----------|-----------------------|----|-------| | Field | | | | Value | | [7] | LQI_VALID | LQI valid indicator : | RO | 0 | | [6:4] | Reserved | Only '0' allowed. | R/W | 0x0 | |-------|----------|--------------------------------------------|-----|-----| | [3] | LQI_EN | LQI Enable Register 1 : Enable 0 : Disable | R/W | 0 | | [2:0] | Reserved | Only '0' allowed. | R/W | 0x0 | #### LQICNF1 (LQI CONTROL1 REGISTER, 0x427F) This register is LQI value which is computed with correlation value. | Bit | Name | Descriptions | RW | Reset | |-------|------|--------------------|----|-------| | Field | | | | Value | | [7:0] | LQI | LQI value : 0~ 255 | RO | 0x00 | ## 10.2.7. Received Signal Strength Indicator When a packet is received, the baseband PHY provides both of the received signal strength Indicator (RSSI). The average energy level of the received RF signal at antenna is stored at AGCSTS2. The average energy level of the received packet is stored at AGCSTS3. [Figure 27] shows typical measured RSSI plot over whole dynamic range. The typical dynamic range of the RSSI is about 80dB, and the accuracy is less than $\pm$ 3dB. ## AGCSTS2 (AGC STATUS2 REGISTER, 0x4284) The stored energy level is the average of the received signal energy. The indicated value at AGCSTS2 register is stored as a 2's complement integer in dBm. | Bit<br>Field | Name | Descriptions | RW | Reset<br>Value | |--------------|--------|------------------------------------------------------------|----|----------------| | [7:0] | RXENRG | Average energy level of the received RF signal at antenna. | RO | 0x00 | #### AGCSTS3 (AGC STATUS3 REGISTER, 0x4285) While AGCSTS2 register indicates the average of received signal's energy level for a defined time interval, AGCSTS3 register shows the energy level of the last received packet. The value in AGCSTS3 register is retained until another packet is received. | Bit<br>Field | Name | Descriptions | RW | Reset<br>Value | |--------------|---------|---------------------------------------------|----|----------------| | [7:0] | PKTENRG | Average energy level of the received packet | RO | 0x00 | Figure 27. Measured RSSI (typical) versus RX input power #### 10.2.8. RADIO A simplified block diagram with emphasis on RF and Analog front-end is shown in [Figure 28]. Since the bidirectional differential RF pins are used for RX and TX, no external T/R switch is required. In a receive path, a direct-conversion architecture is adopted. It operates in the 2.4GHz ISM band with excellent receiver sensitivity and robustness to interferers. Transmitter architecture is based on a direct-modulation technique using a direct RF frequency synthesis. Figure 28. RF and Analog Block Diagram The LNA amplifies the incoming received RF signal at RF\_P and RF\_N pins. The gain is controlled coarsely by the AGC block. The RX Mixer converts the RF signal to the baseband frequency in quadrature(I and Q). Also, the gain is controlled coarsely by the AGC block. Channel filtering occurs in the LPF(low-pass filter). The VGA(variable-gain amplifier) provides sufficient gain, controlled by AGC, to drive the RX ADC(analog-to-digital converter). The RX ADC converts the VGA output signals to the signed binary digital signals. The frequency synthesizer(PLL) generates the carrier signals for channel frequency during reception and feeds the baseband modulation signals directly to the power amplifier during transmission. The center frequency of the desired channel can be adjusted by PLLFREQ register. The LO generator transforms the differential outputs of the frequency synthesizer into the quadrature(I and Q) signals required for local signals in the RX Mixer. The TX PA(power amplifier) amplifies the modulated RF signal from the PLL. The transmit power can be controlled by setting two registers of TXPA and TXDA. In addition, external PA can be used with control pin(s) of TRSW and/or TRSWB. The TRSW and TRSWB is shared with GPIO P1[7] and P1[6] respectively. When MG2460 stays at the transmit mode, TRSW = 1. These pins are available by setting two registers of P1SRC\_SEL (SFR) and MONCON1. ## PLLFREQ (CHANNEL CENTER FREQUENCY CONTROL REGISTER, 0x42BF) This register is used to control the frequency of the frequency synthesizer for selecting the desired channel. | Bit | Name | Descriptions | RW | Reset | |-------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------| | Field | | | | Value | | [7] | (Reserved) | Only '0' allowed. | R/W | 0 | | [6:0] | PLL_FREQ | Channel center frequency selection register f <sub>center</sub> = 2394 + PLL_FREQ (MHz) The values of 5xN + 1 where N = 0, 1,, 22 are only valid as that of PLL_FREQ. | R/W | 0x33 | #### TXPA (TX PA CONTROL REGISTER, 0x42CE) This register is used to control the gain of the transmit PA along with TXDA. | Bit | Name | Descriptions | RW | Reset | |-------|------------|----------------------------------------------------|-----|-------| | Field | | | | Value | | | | When this field is set to '1', TX power is boosted | R/W | 0 | | [7] | PABST_EN | up. Whereas the TX power can be increased, the | | | | | | current consumption is also increased. | | | | [6:4] | (Reserved) | Only '0' allowed. | R/W | 0x0 | | | | TX power amp control register | R/W | 0xF | | [3:0] | PA_GC | As the register control value increases form 0x0 | | | | | | to 0xF, the power increases. | | | ## TXDA (TX DA CONTROL REGISTER, 0x42CF) This register is used to control the gain of the transmit PA along with TXPA. | Bit | Name | Descriptions | RW | Reset | |-------|------------|-----------------------------------------------------|-----|-------| | Field | | | | Value | | [7:5] | (Reserved) | Only '0' allowed. | R/W | 0x0 | | | | TX power amp control register | R/W | 0x1F | | [4:0] | DA_GC | As the register control value increases form 0x0 to | | | | | | 0xF, the power increases. | | | # P1SRC\_SEL (GPIO 1 SOURCE CONTRL REGISTER, 0xS:9C (SFR)) This register is used to control the GPIO source | Bit<br>Field | Name | Descriptions | RW | Reset<br>Value | |--------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------| | [7:0] | P1SRC_SEL | PORT-1 source control register. Each bit of port-1 can be mapped to the specific signal correspondingly. With this register control of P1SRC_SEL = 0xC0, the TRSW and TRSWB which are drived by baseband modem are available through P1[7] and P1[6] respectively. | R/W | 0x00 | ## **MONCON1 (MONITOR CONTROL REGISTER1, 0x4291)** This register is used to generate the TRSW and TRSWB along with P1SRC\_SEL. | Bit<br>Field | Name | Descriptions | RW | Reset<br>Value | |--------------|---------|------------------------------------------------------------------------------------------------------------|-----|----------------| | [7:0] | MONCON1 | Currently, only 0x00 is allowd. This setting of 0x00 generates the TRSW and TRSWB through P1[7] and P1[6]. | R/W | 0x00 | # 10.3. Operating Modes Figure 29. MG2460 State transition diagram MG2460 PHY operation is controlled by the modem FSM shown in [Figure 29]. MG2460 PHY can be initialized by the reset. According to the control of the modem FSM, MG2460 operates in either packet transmitting or packet receiving mode. When the packet to be transmitted is prepared in TX MAC FIFO, MG2460 only operates in the packet transmit mode. Besides, it operates in the packet receiving mode and waits for the packet. **Idle state**: MG2460 PHY can be initialized by the reset and the state of the modem FSM is moved to the idle state. In this state, the PHY executes no operation. RX calibration state: In order to receive the packet correctly, the DC offset of the RF receiver should be calibrated before using it. Before MODEM ON is set, the DC offset of the RF receiver is preferred to be calibrated. When the DC calibration is initiated, the state is transited to RX calibration state. When the RX calibration has completed, the state is automatically transited to idle state. After the initial DC calibration is performed, the DC calibration tracker should be enabled. **TX calibration** state: The modulation block of the RF transmitter should be also calibrated. Before MODEM ON is set, the TX modulator is preferred to be calibrated. When the TX calibration is initiated, the state is transited to TX calibration state. When the TX calibration has completed, the state is automatically transited to idle state. **PLL settling** state: When the TX calibration is done, the RF synthesizer for channel selection can be configured and then the PLL (RF synthesizer) is started. Additionally, the PLL may be restarted in order to change the RX or TX channel. In the PLL settling state, the modem waits for the PLL to be locked. If the PLL is locked within designed time interval, the interrupt for MODEM READY is generated. Otherwise, the interrupt for MODEM READY FAIL is generated. This state is also a transition state. If the PLL is already locked (it can be clearly identified from the PLL lock detection flag), this state can be skipped. **RF test mode** state: The RF test mode state is entered by setting the register as the RF test mode. When the PLL is locked and the RF test mode is set, the modem FSM changes its state from the PLL settling to the RF test mode state. Basically, in this state, the modem operates as the transmitter only. The modem FSM leaves this state to the idle state when the RF test mode becomes disabled. **TX settling** state: When the PLL is locked and the packet transmission is requested (from MAC layer), the state of the modem FSM is changed from the PLL settling to the TX settling. In this state, the modem waits for the RF transmitter to be stable. The modem FSM stays at this state during the TX (settling) wait delay which can be configured. **Packet transmit** state: After TX (settling) wait delay, the state of the modem FSM is transited to the packet transmit state. In this state, the modem transmits the packet in accordance to the PHY specification. When the packet transmission is completed, the state is moved to the PLL settling state along with generating the interrupt for TX END. **RX settling** state: When the PLL is locked and no packet transmission is requested, the state of the modem FSM is changed from the PLL settling to the RX settling state in order to wait for packet coming from other transmitting units. In this state, the modem waits for the RF receiver to be stable. The modem FSM stays at this state during the RX (settling) wait delay which can be configured. If the packet transmission is requested when the state of the modem FSM stays at this state, the modem FSM changes its state from the RX settling to the PLL settling state. **RX wait** state: After RX (settling) wait delay, the state of the modem FSM is transited to the RX wait state. In this state, the modem waits for the packet reception. When the packet is detected, the state is moved to the packet receive state along with generating the interrupt for RX START. If the packet transmission is requested when the state of the modem FSM stays at this state, the modem FSM changes its state from the RX wait to the PLL settling state. **Packet receive** state: When the packet is detected at the RX wait state, the state of the modem FSM is moved to the packet receive state. In this state, the modem receives the packet and puts its payload to RX MAC FIFO. At the end of the packet, the state is transited to the RX wait state along with generating the interrupt for RX END. # 11. IN-SYSTEM PROGRAMMING (ISP) The in-system programming (ISP) function enables a user to download an application program to the internal flash memory. When it is power-on, the MG2460 checks the value of MS[2:0] pin. When the value of the MS[2] pin is '1' and the value of the MS[1:0] is '0', ISP mode is selected. The following procedure is to use the ISP function. - 1. In MS[2:0] pin, MS[2] should be set to '1'. MS[1] and MS[0] should be set to '0'. - 2. Make RS-232 connection with the PC by using the serial port or the USB-to-Serial adapter. The configuration is 8-bit, no parity, 1 stop bit and 115200 baud rate. - 3. Power up the device. - 4. Execute the ISP Host program on PC. (It is included in Development Kit) - 5. Load an application program in Intel HEX format. - 6. Download. When the procedure is finished, an application program is stored in the internal flash memory. To execute the application program, a device should be reset after setting MS[2:0] pin to '0'. After reset, the application program in the internal flash memory is executed by the internal MCU. # 12. PACKAGE INFORMATION # 12.1. MG2460 Dimensions (QFN 56-pin) | | COMMON D | MENSIONS | | | |--------|----------|----------|------|--| | SYMBOL | MIN. | NOM. | MAX. | | | Α | 0.80 | 0.85 | 0.90 | | | A1 | 0.00 | 0.02 | 0.05 | | | A3 | 0.20 REF | | | | | b | 0.15 | 0.20 | 0.25 | | | D | 7.00 BSC | | | | | Е | 7.00 BSC | | | | | D2 | 5.60 | 5.70 | 5.80 | | | E2 | 5.60 | 5.70 | 5.80 | | | e | 0.40 BSC | | | | | K | 0.20 | | | | | L | 0.35 | 0.40 | 0.45 | | | aaa | 0.10 | | | | | bbb | 0.07 | | | | | ccc | 0.10 | | | | | ddd | 0.05 | | | | | eee | 0.08 | | | | | fff | 0.10 | | | | Figure 30. Package Drawing # 12.2. Marking Figure 31. Chip Marking #### RadioPulse Inc 3rd Fl., Hans B/D II, 111-6 Seongnae-Dong, Gangdong-Gu, Seoul, Korea, 134-883, Korea URL: www.radiopulse.co.kr Tel: +82-2-478-2963~5 Fax: +82-2-478-2967 sales@radiopulse.co.kr ## About RadioPulse Inc. **RadioPulse** is a Being Wireless solution provider offering wireless communications & network technologies and developing next generation wireless networking technologies. The new wireless networking solutions envisioned by RadioPulse will enable user to enjoy wireless technologies with easy interface. Founded in April of 2003, the company maintains it headquarters and R&D center in Seoul, Korea. Copyright (c) 2015 RadioPulse. All rights reserved.