



Click here to ask an associate for production status of specific part numbers.

## 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

## MAX17613A/MAX17613B/ MAX17613C

#### **General Description**

The Olympus series of ICs is the industry's smallest and most robust integrated system protection solution. The MAX17613A/MAX17613B/MAX17613C adjustable overvoltage and overcurrent protection devices are ideal to protect systems against positive and negative input voltage faults up to +60V and -65V, and feature low 130m $\Omega$  (typ) R<sub>ON</sub> FETs.

The adjustable input overvoltage protection range is 5.5V to 60V and the adjustable input undervoltage protection range is 4.5V to 59V. The input overvoltage-lockout (OVLO) and undervoltage-lockout (UVLO) thresholds are set using external resistors. Additionally, the devices offer an internal input undervoltage threshold at 4.2V (typ).

The devices feature programmable current-limit protection up to 3A; hence, controlling the inrush current at startup while charging large capacitors at the output. The currentlimit threshold is programmed by connecting a resistor from the SETI pin to GND. When the device current reaches the programmed threshold, the device prevents further increases in current by modulating the FET resistance. The devices can be programmed to behave in three different ways under current-limit condition: autoretry, continuous, or latchoff modes. The voltage appearing on the SETI pin is proportional to the instantaneous current flowing through the device and can be read by an ADC. The devices offer a programmable startup blanking time that enables charging the large capacitors connected at the output.

MAX17613A and MAX17613C block current flowing in the reverse direction (i.e., from OUT to IN) whereas MAX17613B allows current flow in the reverse direction. The devices feature thermal shutdown protection against excessive power dissipation.

The devices are available in a small, 20-pin (4mm x 4mm) TQFN-EP package and operate over the -40°C to +125°C extended temperature range.

Ordering Information appears at end of data sheet.

#### **Benefits and Features**

- Robust Protection Reduces System Downtime
  - Wide Input-Supply Range of +4.5V to +60V
  - Hot Plug-in Tolerant without TVS up to 35V Input Supply
  - Negative Input Tolerance up to -65V
  - Low R<sub>ON</sub> 130mΩ (typ)
  - Reverse Current-Blocking Protection
  - Thermal Overload Protection
  - Programmable Startup Blanking Time
  - Extended -40°C to +125°C Temperature Range
  - MAX17613A Enables OV, UV, and Reverse Voltage Protection
  - MAX17613B Enables OV and UV Protection
  - MAX17613C Enables Reverse Voltage Protection
- Flexible Design Options Enable Reuse and Less Requalification
  - Adjustable OVLO and UVLO Thresholds
  - Programmable Forward Current Limit: 0.15A to 3A with ±3.5% Accuracy
  - Accuracy Over Full Temperature Range
  - Programmable Overcurrent Fault Response: Autoretry, Continuous, and Latchoff Modes
  - Smooth Current Transitions
- Saves Board Space and Reduces External BOM Count
  - 20-Pin, 4mm x 4mm, TQFN-EP Package
  - Integrated FETs
- UL 2367 Recognized, File No. E211395
- IEC 62368-1 Certified

#### **Applications**

- Sensor Systems
- Condition Monitoring
- Factory Sensors
- Process Instrumentation
- Weighing and Batching Systems
- Industrial Applications such as PLC, Control Network Modules, Battery-Operated Modules

19-100414; Rev 1; 11/21

## 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

## **Typical Operating Circuit**

#### MAX17613A and MAX17613B



#### MAX17613C



## 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

#### **Absolute Maximum Ratings**

| IN to GND (MAX17613A and MAX17613C)65V to +65V  |  |
|-------------------------------------------------|--|
| IN to GND (MAX17613B)0.3V to +65V               |  |
| IN to OUT (MAX17613A and MAX17613C)65V to +65V  |  |
| IN to OUT (MAX17613B)0.3V to +65V               |  |
| OUT to GND0.3V to +65V                          |  |
| UVLO, OVLO to GND                               |  |
| (MAX17613A and MAX17613B)0.3V to                |  |
| (max (V <sub>IN</sub> ,V <sub>OUT</sub> )+0.3V) |  |
| EN, CLMODE, TSTART to GND0.3V to +6V            |  |
| UVOV, FLAG to GND                               |  |
| (MAX17613A and MAX17613B)0.3V to +6.0V          |  |

| FWD, REV to GND (MAX17613C)0.3V to +6V           IN Current (DC) |
|------------------------------------------------------------------|
| SETI to GND (Note1)0.3V to +1.6V                                 |
| Continuous Power Dissipation                                     |
| (T <sub>A</sub> = +70°C, derate 30.3mW/°C above +70°C)2424.2mW   |
| Extended Operating Temperature Range                             |
| (Note 2)40°C to +125°C                                           |
| Junction Temperature Range40°C to +150°C                         |
| Storage Temperature Range65°C to +150°C                          |
| Lead Temperature (Soldering, 10s)+300°C                          |

**Note 1:** The SETI pin is internally clamped. Forcing more than 5mA current into the pin can damage the device. **Note 2:** Junction temperature greater than +125°C degrades operating life times.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Package Information**

| PACKAGE TYPE: 20 TQFN                 |                  |  |  |  |  |  |
|---------------------------------------|------------------|--|--|--|--|--|
| Package Code                          | T2044+4C         |  |  |  |  |  |
| Outline Number                        | <u>21-100172</u> |  |  |  |  |  |
| Land Pattern Number                   | 90-0409          |  |  |  |  |  |
| THERMAL RESISTANCE, FOUR-LAYER BOARD: |                  |  |  |  |  |  |
| Junction to Ambient $(\theta_{JA})$   | 33°C/W           |  |  |  |  |  |
| Junction to Case $(\theta_{JC})$      | 2°C/W            |  |  |  |  |  |

For the latest package outline information and land patterns (footprints), go to <u>www.maximintegrated.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

#### **Electrical Characteristics**

 $(V_{IN} = +4.5 \text{ to } +60\text{V}, T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C} \text{ unless otherwise noted}$ . Typical values are at  $V_{IN} = +24\text{V}, T_A = +25^{\circ}\text{C}, R_{SETI} = 1.5\text{k}\Omega$ .) (Note 3)

| PARAMETER                        | SYMBOL               | CONDITIONS                                                          | MIN  | TYP  | MAX  | UNITS |
|----------------------------------|----------------------|---------------------------------------------------------------------|------|------|------|-------|
| IN Voltage Range                 | V <sub>IN</sub>      |                                                                     | 4.5  |      | 60   | V     |
| Shutdown Input Current           | I <sub>SHDN</sub>    | V <sub>EN</sub> = 0V                                                |      | 28   | 66   | μA    |
| Shutdown Output Current          | I <sub>OFF</sub>     | V <sub>EN</sub> = 0V, V <sub>OUT</sub> = 0V (V <sub>IN</sub> = 60V) | -2   |      |      | μA    |
| Reverse Input Current            | I <sub>IN_RVS</sub>  | V <sub>IN</sub> = -60V, V <sub>OUT</sub> = 0V                       | -85  | -50  |      | μA    |
| Supply Current                   | I <sub>IN</sub>      | V <sub>IN</sub> = 24V                                               |      | 0.88 | 1.2  | mA    |
| Internal Undervoltage Trip Level |                      | V <sub>IN</sub> rising                                              | 3.84 | 4.20 | 4.50 | V     |
| Internal Ondervoltage The Level  | V <sub>UVLOINT</sub> | V <sub>IN</sub> falling                                             | 3.37 | 3.48 | 3.83 | v     |
| UVLO Rising Threshold            | V <sub>UVLOR</sub>   | MAX17613A and MAX17613B                                             | 1.47 | 1.50 | 1.53 | V     |
| UVLO Falling Threshold           | V <sub>UVLOF</sub>   | MAX17613A and MAX17613B                                             | 1.42 | 1.45 | 1.48 | V     |
| OVLO Rising Threshold            | V <sub>OVLOR</sub>   | MAX17613A and MAX17613B                                             | 1.47 | 1.50 | 1.53 | V     |
| OVLO Falling Threshold           | V <sub>OVLOF</sub>   | MAX17613A and MAX17613B                                             | 1.42 | 1.45 | 1.48 | V     |

# 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

## **Electrical Characteristics (continued)**

 $(V_{IN} = +4.5 \text{ to } +60V, T_A = -40^{\circ}C \text{ to } +125^{\circ}C \text{ unless otherwise noted}$ . Typical values are at  $V_{IN} = +24V$ ,  $T_A = +25^{\circ}C$ ,  $R_{SETI} = 1.5k\Omega$ .) (Note 3)

| PARAMETER                                          | SYMBOL              | CO                                                                           | NDITIONS                                                         | MIN  | ТҮР  | MAX  | UNITS |
|----------------------------------------------------|---------------------|------------------------------------------------------------------------------|------------------------------------------------------------------|------|------|------|-------|
| UVLO, OVLO Leakage Current                         | ILEAK               | $V_{UVLO} = V_{OVLO}$<br>= 0V to 2V.                                         | MAX17613A and<br>MAX17613B                                       | -100 |      | +100 | nA    |
| OVLO Adjustment Range                              |                     | MAX17613A and I                                                              | MAX17613B (Note 4)                                               | 5.5  |      | 60   | V     |
| UVLO Adjustment Range                              |                     | MAX17613A and I                                                              | MAX17613B (Note 4)                                               | 4.5  |      | 59   | V     |
| Internal POR Rising                                | V <sub>PORR</sub>   |                                                                              |                                                                  | 3.40 | 3.88 | 4.50 | V     |
| Internal POR Falling                               | V <sub>PORF</sub>   |                                                                              |                                                                  | 3.00 | 3.80 | 4.30 | V     |
| INTERNAL FETs                                      |                     |                                                                              |                                                                  |      |      |      |       |
|                                                    |                     | I <sub>LOAD</sub> = 100mA,V                                                  | <sub>IN</sub> > 8V, T <sub>J</sub> = 25°C                        |      | 130  | 155  |       |
| Internal FETs On-Resistance                        | R <sub>ON</sub>     | I <sub>LOAD</sub> = 100mA,V                                                  | <sub>IN</sub> > 8V, T <sub>J</sub> = 85°C                        |      |      | 200  | mΩ    |
|                                                    | T ON                | I <sub>LOAD</sub> = 100mA,V<br>125°C                                         | $_{\rm IN}$ > 8V, -40°C ≤ T <sub>J</sub> ≤                       |      |      | 230  | 11122 |
| Current-Limit Adjustment Range                     | I <sub>LIM</sub>    | (Note 5)                                                                     |                                                                  | 0.15 |      | 3    | A     |
| Current-Limit Accuracy                             |                     | 0.15A ≤ I <sub>LIM</sub> ≤ 3A                                                |                                                                  | -3.5 |      | +3.5 | %     |
| FLAG Assertion Drop Voltage<br>Threshold           | V <sub>FA</sub>     |                                                                              | <sub>DUT</sub> ) drop until FLAG<br>/ (MAX17613A and             | 400  | 500  | 600  | mV    |
| FWD Assertion Drop Voltage<br>Threshold            | V <sub>FA</sub>     | Increase (V <sub>IN</sub> - V <sub>C</sub><br>asserts, V <sub>IN</sub> = 24V | <sub>DUT</sub> ) drop until <del>FWD</del><br>/ (MAX17613C)      | 400  | 500  | 600  | mV    |
| Reverse Current Blocking Slow-<br>Threshold        | V <sub>RIBS</sub>   | V <sub>OUT</sub> - V <sub>IN</sub> (MAX1                                     | 17613A and MAX17613C)                                            | 2    | 11   | 20   | mV    |
| Reverse Current Blocking<br>Debounce Blanking Time | <sup>t</sup> DEBRIB | MAX17613A and I                                                              | MAX17613C                                                        | 100  | 140  | 180  | μs    |
| Reverse Current Blocking Powerup<br>Blanking Time  | <sup>t</sup> BLKRIB | MAX17613A and I                                                              | MAX17613C                                                        | 14.4 | 16   | 17.6 | ms    |
| Reverse Current Blocking Fast-<br>Threshold        | V <sub>RIBF</sub>   | V <sub>OUT</sub> -V <sub>IN</sub> (MAX1                                      | 7613A and MAX17613C).                                            | 70   | 105  | 140  | mV    |
| Reverse Current Blocking Fast<br>Response Time     | t <sub>RIB</sub>    | IREVERSE reaches                                                             | REVERSE crosses 55A and<br>s its peak.<br>MAX17613C) (Note 6)    |      | 150  | 250  | ns    |
| Reverse Blocking Supply Current                    | I <sub>RBL</sub>    |                                                                              | when (V <sub>OUT</sub> - V <sub>IN)</sub> ><br>3A and MAX17613C) |      | 0.92 | 1.25 | mA    |
| SETI                                               |                     |                                                                              |                                                                  |      |      |      |       |
| R <sub>SETI</sub> x I <sub>LIM</sub>               | V <sub>RI</sub>     |                                                                              |                                                                  |      | 1.5  |      | V     |
|                                                    |                     | 0.15A ≤ I <sub>IN</sub> ≤ 0.3A                                               |                                                                  | 2910 | 3000 | 3090 | A / A |
| Current Mirror Output Ratio                        | C <sub>IRATIO</sub> | $0.3A \le I_{IN} \le 3A$                                                     |                                                                  | 2940 | 3000 | 3060 | A/A   |
| Internal SETI Clamp                                |                     | 5mA into SETI                                                                |                                                                  | 1.6  |      | 2.2  | V     |
| SETI Leakage Current                               |                     | V <sub>SETI</sub> = 1.6V                                                     |                                                                  | -0.1 |      | +0.1 | μA    |
| LOGIC INPUT                                        | -                   |                                                                              |                                                                  |      |      |      | -     |
| EN Input Logic High                                | VIH                 |                                                                              |                                                                  | 1.4  |      |      | V     |
| EN Input Logic Low                                 | VIL                 |                                                                              |                                                                  |      |      | 0.4  | V     |

# 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

### **Electrical Characteristics (continued)**

 $(V_{IN} = +4.5 \text{ to } +60V, T_A = -40^{\circ}C \text{ to } +125^{\circ}C \text{ unless otherwise noted}$ . Typical values are at  $V_{IN} = +24V$ ,  $T_A = +25^{\circ}C$ ,  $R_{SETI} = 1.5k\Omega$ .) (Note 3)

| PARAMETER                                     | SYMBOL                                   | CONDITIONS                                                                                                                                                                                                                | MIN   | TYP  | MAX   | UNITS |
|-----------------------------------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|-------|
| EN Pullup Voltage                             |                                          | EN pin unconnected. V <sub>IN</sub> = 60V                                                                                                                                                                                 |       | 1.4  | 2     | V     |
| EN Input Current                              |                                          | V <sub>EN</sub> = 5.5V                                                                                                                                                                                                    |       | 60   | 95    | μA    |
| EN Pullup Current                             |                                          | V <sub>EN</sub> = 0.4V                                                                                                                                                                                                    | 2.2   | 5.8  | 12    | μA    |
| CLMODE Input Logic High                       |                                          |                                                                                                                                                                                                                           | 2     | 3.8  | 4.9   | V     |
| CLMODE Input Logic Low                        |                                          |                                                                                                                                                                                                                           | 0.25  | 0.60 | 0.95  | V     |
| CLMODE Pullup Input Current                   |                                          |                                                                                                                                                                                                                           | 8     | 10   | 12    | μA    |
| FLAG, UVOV OUTPUTs                            |                                          |                                                                                                                                                                                                                           |       |      |       |       |
| FLAG, UVOV Output Logic Low Voltage           |                                          | I <sub>SINK</sub> = 1mA (MAX17613A and MAX17613B)                                                                                                                                                                         |       |      | 0.4   | V     |
| FLAG, UVOV Output Leakage<br>Current          |                                          | $V_{IN} = V_{\overline{FLAG}} = V_{\overline{UVOV}} = 5V$ , $\overline{FLAG}$ , and<br>$\overline{UVOV}$ deasserted (MAX17613A and<br>MAX17613B)                                                                          |       |      | 1     | μA    |
| FWD, REV OUTPUTs                              |                                          |                                                                                                                                                                                                                           |       |      |       |       |
| FWD, REV Output Logic Low Voltage             |                                          | I <sub>SINK</sub> = 1mA (MAX17613C)                                                                                                                                                                                       |       |      | 0.4   | V     |
| FWD, REV Output Leakage Current               |                                          | $V_{IN} = V_{\overline{FWD}} = V_{\overline{REV}} = 5V,$<br>FWD, and REV deasserted (MAX17613C)                                                                                                                           |       |      | 1     | μA    |
| TSTART STARTUP                                |                                          |                                                                                                                                                                                                                           |       |      |       |       |
| TSTART Reference Voltage                      | V <sub>TSTART-</sub><br>REF              |                                                                                                                                                                                                                           | 1.425 | 1.5  | 1.575 | V     |
| TSTART Output Current                         | ITSTART                                  |                                                                                                                                                                                                                           | 4.5   | 5    | 5.5   | μA    |
| TSTART Internal Shunt Discharge<br>Resistance | R <sub>TSTART</sub>                      | Discharging Resistance                                                                                                                                                                                                    |       |      | 260   | Ω     |
| TSTART Unconnecting Check Time<br>Interval    | <sup>t</sup> TSTART-<br>UNCON-<br>NECTED |                                                                                                                                                                                                                           |       | 100  |       | μs    |
| TSTART default interval                       | <sup>t</sup> TSTART-<br>DEFAULT          |                                                                                                                                                                                                                           | 90    | 100  | 110   | ms    |
| TIMING CHARACTERISTICS                        |                                          | -                                                                                                                                                                                                                         |       |      |       |       |
| Switch Turn-On Time                           | t <sub>ON_</sub><br>SWITCH               | $V_{IN} = 24V$ , $R_{LOAD} = 1k\Omega$ , $C_{LOAD} = 0\mu$ F,<br>$R_{SETI} = 1.5k\Omega$                                                                                                                                  |       | 2    | 3.3   | ms    |
| Overvoltage Switch Turn-Off Time              | <sup>t</sup> OFF_OVP                     | From (V <sub>IN</sub> going from V <sub>IN_OVLO</sub> - 1V to<br>V <sub>IN_OVLO</sub> + 1V in 10ns) to (V <sub>OUT</sub> = 80% of<br>V <sub>IN_OVLO</sub> ); R <sub>LOAD</sub> = 1k $\Omega$ (MAX17613A and<br>MAX17613B) |       | 0.8  | 1.3   | μs    |
| Overvoltage Falling Edge<br>Debounce Time     | t <sub>DEB_OVP</sub>                     | (MAX17613A and MAX17613B)                                                                                                                                                                                                 |       | 10   |       | μs    |
| Overcurrent Protection Response<br>Time       | tocp_res                                 | $I_{LIM}$ = 3A, $C_{LOAD}$ = 0µF, $I_{OUT}$ step from<br>1.5A to 3A. Time to regulate $I_{OUT}$ to current<br>limit.                                                                                                      |       | 100  |       | μs    |

## 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

### **Electrical Characteristics (continued)**

 $(V_{IN} = +4.5 \text{ to } +60\text{V}, T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C} \text{ unless otherwise noted}$ . Typical values are at  $V_{IN} = +24\text{V}, T_A = +25^{\circ}\text{C}, R_{SETI} = 1.5\text{k}\Omega$ .) (Note 3)

| PARAMETER                               | SYMBOL              | CONDITIONS                                                                                                                                                           | MIN  | TYP  | MAX  | UNITS |
|-----------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| IN Debounce Time                        | <sup>t</sup> DEB    | From (V <sub>IN_UVLO</sub> < V <sub>IN</sub> < V <sub>IN_OVLO</sub> ) and<br>(EN = High) to V <sub>OUT</sub> = 10% of V <sub>IN</sub> .<br>Elapses only at power-up. | 14.4 | 16   | 17.6 | ms    |
| Current-Limit Smooth-Transition<br>Time | tREF_RAMP           |                                                                                                                                                                      |      | 60   |      | μs    |
| Current-Limit Blanking Time             | t <sub>BLANK</sub>  |                                                                                                                                                                      | 18   | 20   | 22   | ms    |
| Current-Limit Autoretry Time            | <sup>t</sup> RETRY  | After blanking time from I <sub>OUT</sub> > I <sub>LIM</sub> to<br>FLAG deasserted ( MAX17613A and<br>MAX17613B) (Note 7)                                            | 900  | 1000 | 1100 | ms    |
|                                         |                     | After blanking time from $I_{OUT} > I_{LIM}$ to $\overline{FWD}$ deasserted (MAX17613C) (Note 7)                                                                     | 900  | 1000 | 1100 |       |
| THERMAL PROTECTION                      |                     |                                                                                                                                                                      |      |      |      |       |
| Thermal Shutdown                        | T <sub>JC_MAX</sub> |                                                                                                                                                                      |      | 155  |      | °C    |
| Thermal Shutdown Hysteresis             | T <sub>JC_HYS</sub> |                                                                                                                                                                      |      | 15   |      | °C    |

Note 3: All devices are 100% production tested at  $T_A = +25^{\circ}C$ . Limits over the operating temperature range are guaranteed by design; not production tested.

Note 4: User settable. See overvoltage/undervoltage lockout instructions.

Note 5: The current limit can be set below 150mA with a decreased accuracy.

Note 6: Guaranteed by design, not production tested.

Note 7: The ratio between autoretry time and blanking time is fixed and equal to 50.

#### **Typical Operating Characteristics**

(C<sub>IN</sub> =  $0.47\mu$ F, C<sub>OUT</sub> =  $4.7\mu$ F, V<sub>IN</sub> = 24V, T<sub>A</sub> =  $+25^{\circ}$ C, unless otherwise noted.)







## 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

### **Typical Operating Characteristics (continued)**

(C<sub>IN</sub> = 0.47 $\mu$ F, C<sub>OUT</sub> = 4.7 $\mu$ F, V<sub>IN</sub> = 24V, T<sub>A</sub> = +25°C, unless otherwise noted.)



## 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

### **Typical Operating Characteristics (continued)**

(C<sub>IN</sub> =  $0.47\mu$ F, C<sub>OUT</sub> =  $4.7\mu$ F, V<sub>IN</sub> = 24V, T<sub>A</sub> =  $+25^{\circ}$ C, unless otherwise noted.)









OUTPUT SHORT-CIRCUIT RESPONSE





CURRENT SENSE RATIO vs. OUTPUT CURRENT



STARTUP TIME vs. CTSTART CAPACITOR



## 5V/div I<sub>IC</sub> 100mA/div

## 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

## **Typical Operating Characteristics (continued)**

(C<sub>IN</sub> = 0.47 $\mu$ F, C<sub>OUT</sub> = 4.7 $\mu$ F, V<sub>IN</sub> = 24V, T<sub>A</sub> = +25°C, unless otherwise noted.)











60V REVERSE INPUT SUPPLY PROTECTION RESPONSE



## 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

## **Pin Configuration**

#### MAX17613A and MAX17613B



#### MAX17613C



# 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

## **Pin Description**

| PIN                     |             |        |                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|-------------------------|-------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| MAX17613A,<br>MAX17613B | MAX17613C   | NAME   | FUNCTION                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 1-3                     | 1-3         | IN     | Input Pins. Use a low-ESR ceramic capacitor to enhance ESD protection. For Hot Plug-<br>in applications, see the <u>Applications Information</u> section.                                                                                                                                                                                                |  |  |  |
| 4                       | _           | UVLO   | UVLO Adjustment. Connect resistive potential divider from IN to GND to set the UVLO threshold.                                                                                                                                                                                                                                                           |  |  |  |
| 5                       | _           | OVLO   | OVLO Adjustment. Connect resistive potential divider from IN to GND to set the OVLO threshold.                                                                                                                                                                                                                                                           |  |  |  |
| 6                       | 6           | CLMODE | Current-Limit Mode Selector. Connect CLMODE to GND for Continuous mode. Connect a 150k $\Omega$ resistor between CLMODE and GND for latchoff mode. Leave CLMODE unconnected for autoretry mode.                                                                                                                                                          |  |  |  |
| 7                       | 7           | SETI   | Overcurrent-Limit Adjustment Pin and Current Monitoring Output. Connect a resistor from SETI to GND to set overcurrent limit. Do not connect more than 10pF to SETI. See the <u>Setting the Current-Limiting Threshold (ILIM)</u> section.                                                                                                               |  |  |  |
| 8                       | 8           | GND    | Ground                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| 9                       | 9           | EN     | Active High Enable Input. Internally pulled up to 1.8V. Leave it unconnected for always on operation.                                                                                                                                                                                                                                                    |  |  |  |
| 10                      |             | UVOV   | <ul> <li>Open-Drain, Fault Indicator Output. UVOV goes low with any of the following</li> <li>Input voltage falls below UVLO threshold.</li> <li>Input voltage rises above OVLO threshold.</li> </ul>                                                                                                                                                    |  |  |  |
|                         | 10          | REV    | Open-Drain, Fault Indicator Output. REV goes low when reverse current is detected.                                                                                                                                                                                                                                                                       |  |  |  |
| 11                      | _           | FLAG   | <ul> <li>Open-Drain, Fault Indicator Output. FLAG goes low with any of the following</li> <li>Overcurrent duration exceeds the blanking time.</li> <li>Overcurrent duration exceeds the startup blanking time.</li> <li>Reverse current is detected.</li> <li>Thermal shutdown is active.</li> <li>R<sub>SETI</sub> is less than 1.5kΩ (max).</li> </ul> |  |  |  |
| _                       | 11          | FWD    | <ul> <li>Open-Drain, Fault Indicator Output. FWD goes low when:</li> <li>Overcurrent duration exceeds the blanking time.</li> <li>Overcurrent duration exceeds the startup blanking time.</li> <li>Thermal shutdown is active.</li> <li>R<sub>SETI</sub> is less than 1.5kΩ (max).</li> </ul>                                                            |  |  |  |
| 12                      | 12          | TSTART | Startup Blanking Time Programming Input. Connect a capacitor from TSTART to GND to program the desired startup blanking time (t <sub>TSTART</sub> ). Leave TSTART unconnected for default startup blanking time of 100ms. See the <u>Programming Startup Blanking</u> <u>Time (TSTART)</u> section for more details.                                     |  |  |  |
| 13-15                   | 13-15       | OUT    | Output Pins. For a long output cable or inductive load, see the <u>Applications Information</u> section.                                                                                                                                                                                                                                                 |  |  |  |
| 16-20                   | 4, 5, 16-20 | NC     | Not Connected                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|                         | _           | EP     | Exposed Pad. Connect EP to a large GND plane with several thermal vias for best thermal performance. Refer to the MAX17613A/B/C EV kit data sheet for a reference layout design.                                                                                                                                                                         |  |  |  |

# 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

## **Functional Diagrams**

#### MAX17613A and MAX17613B



# 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

## **Functional Diagrams (continued)**

#### MAX17613C



#### **Detailed Description**

The MAX17613A/MAX17613B/MAX17613C overvoltage and overcurrent protection devices offer adjustable protection boundaries for systems against input positive and negative faults up to +60V and -65V, and output load current up to 3A. The devices feature two internal MOSFETs connected in series with a low cumulative  $R_{ON}$  of 130m $\Omega$ (typ). The devices block out negative input voltages completely. Input undervoltage protection can be programmed between 4.5V and 59V, while the overvoltage protection can be independently programmed between 5.5V and 60V. Additionally, the devices have an internal default undervoltage lockout set at 4.2V (typ). The devices are enabled or disabled through the EN pin by a master supervisory system; hence, offering a switch operation to turn on or turn off power delivery to connected load.

The current through the devices is limited by setting a current limit, which is programmed by a resistor connected from SETI to GND. The current limit can be programmed between 0.15A to 3A. When the device current reaches or exceeds the set current limit, the on-resistance of the internal output NFET Q2 is modulated to limit the current to set limits. The devices offer three different behavioral modes when under current-limited operations: autoretry, continuous, and latchoff modes. The SETI pin also presents a voltage with reference to GND, which under normal operation is proportional to the device current. The voltage appearing on the SETI pin can be read by an ADC on the monitoring system for recording instantaneous device current.

The devices offer status signals to indicate different operational and fault signals. MAX17613A and MAX17613B offer FLAG and UVOV signals, while MAX17613C offers FWD and REV signals. All status signal pins are open drain in nature and require external pullup resistors to appropriate system interface voltage. MAX17613A and MAX17613C block reverse current flow (from OUT to IN) while MAX17613B allows reverse current flow. All three devices offer internal thermal shutdown protection against excessive power dissipation. The devices offer a programmable startup blanking time that enables charging large capacitors at the output.

#### Undervoltage Lockout (UVLO)

Connect an external resistive potential divider to the UVLO pin as shown in the <u>Typical Operating Circuit</u> to adjust the UVLO threshold voltage. Use the following equation to adjust the UVLO threshold. The recommended value of R1 is  $2.2M\Omega$ .

## 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

$$V_{UVLO} = V_{UVLOR} \times \left[1 + \frac{R1}{R2}\right]$$

where  $V_{UVLOR}$  is the UVLO rising threshold and  $V_{UVLO}$  is the input supply voltage at which the device exits the UVLO condition.

When the voltage on UVLO pin rises above VUVLOR, MAX17613A and MAX17613B devices exit Undervoltage Lockout (UVLO) condition and turn ON. The devices enter UVLO condition and turns OFF when the voltage on UVLO pin falls below VUVLOF. The devices also have a 4.20V (typ) internal UVLO rising threshold. The external resistor divider based UVLO setting should not be set lower than the internal UVLO threshold. MAX17613C offers fixed internal UVLO feature only.

MAX17613A and MAX17613B have an internal power ON reset (POR) sensed at the middle of Q1 and Q2 FETs. These devices turn off the internal FETs Q1 and Q2 when the IN pin voltage is below the internal POR falling threshold of 3.48V (typ). The UVOV pin is asserted high and the SETI pin is deactivated. When the IN pin voltage rises above the internal POR rising threshold of 3.88V (typ), the UVOV pin is asserted low and the SETI pin is activated. The internal FETs Q1 and Q2 remain turned off. The devices also implement an internal UVLO sensed at the middle of Q1 and Q2 FETs. The Q1 FET is turned on when the IN voltage rises above the internal UVLO rising threshold of 4.20V (typ). The Q2 FET is turned on after 16ms from the instant IN pin voltage rises above the user defined external UVLO voltage rising threshold and the UVOV pin is asserted high.

MAX17613C also has an internal power ON reset (POR) sensed at the middle of Q1 and Q2 FETs. The device turns off the internal FETs Q1 and Q2 when the IN pin voltage is below the internal POR falling threshold of 3.48V (typ). The SETI pin is deactivated. When the IN pin voltage rises above the internal POR rising threshold of 3.88V (typ), the SETI pin is activated. The internal FETs Q1 and Q2 remain turned off. The device implements an internal UVLO sensed at the middle of Q1 and Q2 FETs. The Q1 FET is turned on when the IN pin voltage rises above the internal UVLO rising threshold of 4.20V (typ) and the Q2 FET is turned on after 16ms.

#### **Overvoltage Lockout (OVLO)**

Connect an external resistive potential divider to the OVLO pin as shown in the *Typical Operating Circuit* to adjust OVLO threshold voltage. Use the following equation to adjust OVLO threshold. The recommended value of R3 is  $450k\Omega$ - $500k\Omega$ .

$$V_{OVLO} = V_{OVLOR} \times \left[1 + \frac{R3}{R4}\right]$$

where  $V_{OVLOR}$  is the OVLO rising threshold and  $V_{OVLO}$  is the input supply voltage at which the device enters the OVLO condition.

The MAX17613C does not offer overvoltage protection feature.

The OVLO rising threshold (V<sub>OVLOR</sub>) is set at 1.5V. If the voltage at the OVLO pin exceeds V<sub>OVLOR</sub> for time equal to overvoltage switch turn-off time (t<sub>OFF\_OVP</sub>), the switch is turned off and  $\overline{UVOV}$  is asserted. When the OVLO condition is removed, the device takes overvoltage falling edge debounce time (t<sub>DEB\_OVP</sub>) to start the switch turn-on process. The switch turns back on after switch turn-on time (t<sub>ON\_SWITCH</sub>) and  $\overline{UVOV}$  is deasserted. Figure 1 depicts a typical behavior in overvoltage condition.

#### **Input Debounce Protection**

The device features input debounce protection. The device starts operation (turn on the internal FETs) only if the input voltage is higher than the UVLO threshold for a period greater than the debounce time ( $t_{DEB}$ ). The  $t_{DEB}$  elapses only at power-up of the devices. This feature is



Figure 1. Overvoltage Fault Timing Diagram



Figure 2. Debounce Timing Diagram

## 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

intended for applications where the EN signal is present when the power supply ramps up. Figure 2 depicts a typical debounce timing diagram.

#### Enable (EN)

The device can be enabled or disabled through the EN pin by driving it above or below EN threshold voltage. Hence the device can be used to turn on or off power delivery to connected loads using the EN pin. Input debounce protection is present when the devices are turned on by driving the EN pin.

#### Setting the Current-Limiting Threshold (ILIM)

During overload events, the device continuously regulates the device current to the overcurrent limit  $I_{LIM}$  programmed by the resistor  $R_{SETI}$  connected at the SETI pin. The current limit can be programmed between 0.15A to 3A. Use the following equation to calculate current-limit setting resistor:

$$R_{\text{SETI}} = \frac{4500}{I_{\text{LIM}}}$$

where,

 $I_{\text{LIM}}$  is the desired current limit in mA and  $R_{\text{SETI}}$  is in k $\Omega.$ 

Do not use  $R_{SETI}$  lower than 1.5k $\Omega$ . Table 1 shows current-limit thresholds for different resistor values.

When the device current reaches or exceeds the set current limit during overload, short-circuit or during startup cycle charging a large output capacitor, the on-resistance of the internal output NFET Q2 is modulated to limit the current to set limits, resulting in the output voltage droop and increased power dissipation in the device. If the device junction temperature reaches the thermal shutdown threshold  $T_{JC}$  MAX the output NFET Q2 turns off and FLAG (or FWD) is asserted. The output NFET Q2 turns back on in current-limit mode only after the junction temperature cools down by  $T_{JC}$  HYS. The devices feature read out of the current flowing into the IN pin.

## Table 1. Current-Limit Threshold vs.SETI Resistor Values

| R <sub>SETI</sub> (kΩ) | CURRENT LIMIT I <sub>LIM</sub> (A) |
|------------------------|------------------------------------|
| 30.00                  | 0.15                               |
| 15.00                  | 0.3                                |
| 4.53                   | 1.0                                |
| 2.26                   | 2.0                                |
| 1.80                   | 2.5                                |
| 1.50                   | 3.0                                |

A current mirror, with a ratio of  $C_{IRATIO}$ , is implemented, using a current-sense auto-zero operational amplifier. The mirrored current flows out through the SETI pin, into the external current-limit resistor. The voltage on the SETI pin provides information about IN current with the following relationship:

$$I_{\text{IN}-\text{OUT}} = \frac{3 \times V_{\text{SETI}}}{R_{\text{SETI}}}$$

If SETI is left unconnected,  $V_{SETI} \ge 1.5V$ . The Q2 FET is turned OFF and allows only a few  $\mu$ A current to flow due to internal circuitry. During startup, this causes the switches to remain off and FLAG (or FWD) to assert after t<sub>BLANK</sub> elapses. During Startup, if R<sub>SETI</sub> is lower than 350 $\Omega$ , the switches remain off and FLAG (or FWD) asserts. For best damped measurement, the capacitance on the SETI pin shall be limited to 10pF.

## Programming Startup Blanking Time (TSTART)

The MAX17613A/MAX17613B/MAX17613C devices offer a programmable startup blanking time (t<sub>TSTART</sub>) that enables charging the large capacitors on the output during startup and when recovering from a fault condition. Connect a capacitor from TSTART to GND to program the startup blanking time (t<sub>TSTART</sub>). The startup capacitor (CTSTART) is charged with a constant current of 5µA during startup. t<sub>TSTART</sub> is the time taken for the voltage on C<sub>TSTART</sub> to reach 1.5V. If the TSTART pin is left unconnected or if the voltage on TSTART pin reaches 1.5V within 100µs (tstart-unconnected) during startup, the startup blanking time is internally set to a default value of 100ms (tSTART-DEFAULT). Figure 3 depicts the startup blanking time with and without a capacitor on TSTART pin. t<sub>TSTART</sub> is the time allowed for V<sub>OUT</sub> to reach the designated value (VIN - VFA) before the devices enter fault mode. If the output voltage does not reach (VIN -V<sub>FA</sub>) within the programmed time (t<sub>TSTART</sub>), then the FLAG (or FWD) is asserted and both the MOSFETs are turned off. During t<sub>TSTART</sub>, the devices operate in continuous current-limit mode only. This enables charging large capacitors on the output by only inducing a thermal shutdown and recovery process without any additional retry time delay or latch-off event. For thermal shutdown and recovery process, see Thermal Shutdown Protection section. When the voltage on the capacitor (C<sub>TSTART</sub>) reaches 1.5V, t<sub>TSTART</sub> is considered expired and the capacitor is discharged to ground.

## 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

$$t_{TSTART} = \frac{C_{TSTART}}{5\mu} \times 1.5$$

The <u>Table 2</u> presents  $C_{TSTART}$  required for different  $t_{TSTART}$  durations.

For the given output capacitor, the startup capacitor ( $C_{TSTART}$ ) is calculated as:

$$C_{\text{TSTART}} \ge \frac{3.33 \times C_{\text{OUT}(\text{MAX})} \times V_{\text{IN}(\text{MAX})}}{I_{\text{LIM}}}$$

The startup blanking time ( $t_{TSTART}$ ) is related to the startup capacitor ( $C_{TSTART}$ ) by the following equation:

where,

C<sub>TSTART</sub> is in nF,

 $C_{OUT(MAX)}$  = Maximum output capacitance in  $\mu$ F,

VIN(MAX) = Maximum input voltage in V,

I<sub>LIM</sub> = Programmed current limit in mA,

t<sub>TSTART</sub> is in µs.

Do not connect TSTART to GND. If TSTART is connected to GND, the startup blanking time is infinite.

#### Current Limit Type Selection (CLMODE)

The CLMODE pin shall be used to program the overcurrent response of the device in one of the three modes. Connect a 150k $\Omega$  resistor between CLMODE and GND for latchoff current-limit mode. Connect CLMODE to GND for continuous current-limit mode. Leave the CLMODE pin unconnected for autoretry current-limit mode.

In all the three current-limit modes, if the current through the device reaches or exceeds the current-limit threshold, the device limits output current to the programmed current limit by modulating the internal output NFET Q2 on-state resistance.

#### Table 2. CTSTART vs. tTSTART

| t <sub>TSTART</sub> (ms) | C <sub>TSTART</sub> (nF) |
|--------------------------|--------------------------|
| 15                       | 50                       |
| 60                       | 200                      |
| 300                      | 1000                     |
| 100                      | Left open                |

# 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection



Figure 3. Startup Blanking Time Programming using C<sub>TSTART</sub>

#### **Continuous Current-Limit Mode**

In continuous current-limit mode during startup, the device starts as the startup blanking time ( $t_{TSTART}$ ) interval starts. The timer  $t_{TSTART}$  resets if the output voltage V<sub>OUT</sub> reaches (V<sub>IN</sub> - V<sub>FA</sub>) within  $t_{TSTART}$  and then the normal operation continues. If the output voltage V<sub>OUT</sub> does not reach (V<sub>IN</sub> - V<sub>FA</sub>) within  $t_{TSTART}$ , the  $t_{TSTART}$ 

## 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

timer resets, the FLAG (or FWD) pin asserts, the output NFET Q2 is not turned off, and the operation continues. If the device enters thermal shutdown mode, the FLAG (or FWD) pin asserts and the output NFET Q2 turns off and it turns back on after the junction temperature cools down by T<sub>JC\_HYS</sub>. The FLAG (or FWD) deasserts after V<sub>OUT</sub> reaches (V<sub>IN</sub> - V<sub>FA</sub>). Figure 4 depicts a typical startup behavior in continuous current-limit mode.



Figure 4. Startup Fault Timing Diagram in Continuous Current-Limit Mode

## 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

In continuous current-limit mode during normal operation, if the device enters an overcurrent condition the  $t_{BLANK}$  timer starts. The  $t_{BLANK}$  timer resets when the overcurrent condition resolves before the  $t_{BLANK}$  duration has elapsed and then the normal operation continues. If the overcurrent condition exists for the  $t_{BLANK}$  duration, the  $t_{BLANK}$  timer resets, the FLAG (or FWD) pin asserts,

the output NFET Q2 is not turned-off and the operation continues. If the device enters thermal shutdown mode,  $\overline{FLAG}$  (or  $\overline{FWD}$ ) pin asserts and the output NFET Q2 turns off and it turns back on after the junction temperature cools down by  $T_{JC\_HYS}.$   $\overline{FLAG}$  (or  $\overline{FWD}$ ) deasserts after  $V_{OUT}$  reaches ( $V_{IN}$  -  $V_{FA}$ ). Figure 5 depicts a typical operating behavior in continuous current-limit mode.



Figure 5. Overcurrent Fault Timing Diagram in Continuous Current-Limit Mode

## 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

#### Autoretry Current-Limit Mode

In autoretry current-limit mode during startup, the device operates in continuous current-limit mode until t<sub>TSTART</sub>. The timer t<sub>TSTART</sub> resets if the output voltage V<sub>OUT</sub> reaches (V<sub>IN</sub> - V<sub>FA</sub>) within t<sub>TSTART</sub> and then the normal operation continues. If the overcurrent condition is present for startup blanking time (t<sub>TSTART</sub>), the output NFET Q2 is turned off, the timer t<sub>TSTART</sub> resets, and the FLAG (or FWD) pin asserts. A retry time delay (t<sub>RETRY</sub>) starts after t<sub>TSTART</sub> has elapsed and after the device comes

out of thermal shutdown mode, if it was entered. During  $t_{RETRY}$  time, the output NEFT Q2 remains off. Once the  $t_{RETRY}$  time has elapsed, the device reinitiates the startup cycle again. If the overcurrent fault still exists, the autoretry startup cycle is repeated and the FLAG (or FWD) pin remains asserted. If the overcurrent condition is resolved, and the output voltage (V<sub>OUT</sub>) reaches (V<sub>IN</sub> - V<sub>FA</sub>) the output NFET Q2 stays on and the FLAG (or FWD) deasserts. Figure 6 depicts a typical startup behavior in autoretry current-limit mode.



Figure 6. Startup Fault Timing Diagram in Autoretry Current-Limit Mode

## 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

In autoretry current-limit mode during normal operation, if the device enters an overcurrent condition, the  $t_{BLANK}$  timer starts. The  $t_{BLANK}$  timer resets as and when the overcurrent condition resolves before the  $t_{BLANK}$  duration has elapsed, and then the normal operation continues. If the overcurrent condition is present for  $t_{BLANK}$  duration or if the device junction temperature reaches  $T_{JC}$ \_MAX, the output NFET Q2 is turned-off, the  $t_{BLANK}$  timer resets,

and the FLAG (or FWD) pin asserts. A retry time delay (t<sub>RETRY</sub>) starts after t<sub>TSTART</sub> has elapsed and after the device comes out of thermal shutdown mode, if it was entered. During the t<sub>RETRY</sub> interval, the output NFET Q2 remains turned off. Once t<sub>RETRY</sub> has elapsed, the device initiates the startup cycle. Figure 7 depicts a typical operating behavior in autoretry current-limit mode.



Figure 7. Overcurrent Fault Timing Diagram in Autoretry Current-Limit Mode

The autoretry feature reduces system power compared to continuous current-limit mode in case of overcurrent or short-circuit conditions. When the device is turned on for  $t_{TSTART}$  time, the supply current is held at the current limit. During  $t_{RETRY}$  time, there is no current through the switch. Thus, the average output current is much less than the programmed current limit. Calculate the average output current using the following equation:

## 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

$$I_{LOAD} = I_{LIM} \left[ \frac{t_{TSTART}}{t_{TSTART} + t_{RETRY}} \right]$$

The duty cycle is dependent on  $t_{TSTART}$  time. For a current-limit threshold setting of 300mA, output voltage of 24V and output capacitance of 1000µF, the  $t_{TSTART}$  time is ~80ms. With 1000ms (typ) of  $t_{RETRY}$  time, the duty cycle is ~8%, resulting in a 92% power reduction when compared to the device being on the entire time.



Figure 8. Startup Fault Timing Diagram in Latchoff Current-Limit Mode

## 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

#### Latchoff Current-Limit Mode

In latchoff current-limit mode during startup, the device operates in continuous current-limit mode until  $t_{TSTART}$ . The timer  $t_{TSTART}$  resets if the output voltage  $V_{OUT}$  reaches ( $V_{IN} - V_{FA}$ ) within  $t_{TSTART}$  and then the normal operation continues. If the overcurrent condition is present for longer than startup blanking time ( $t_{TSTART}$ ), the output NFET Q2 is turned off and latched, the timer  $t_{TSTART}$  resets, and the FLAG (or FWD) pin asserts. To reset the device, either toggle the enable control signal (EN) or cycle the input voltage. Figure 8 depicts a typical startup behavior in latchoff current-limit mode.

In latchoff current-limit mode during normal operation, if the device enters an overcurrent condition, the  $t_{BLANK}$ timer starts. The  $t_{BLANK}$  timer resets as and when the overcurrent condition resolves before the  $t_{BLANK}$  duration has elapsed, and then the normal operation continues. If the overcurrent condition exists for the  $t_{BLANK}$  duration or if the device junction temperature reaches  $T_{JC}$ \_MAX, the output NFET Q2 is turned off and latched, the  $t_{BLANK}$ timer resets, and the FLAG (or FWD) pin asserts. To reset the device, either toggle enable control signal (EN) or cycle the input voltage. Figure 9 depicts a typical operating behavior in latchoff current-limit mode.



Figure 9. Overcurrent Fault Timing Diagram in Latchoff Current-Limit Mode

#### **Short Circuit Protection**

During a hard output short circuit event, the current through the device increases very rapidly. The device incorporates a fast-trip current comparator to limit the output short circuit peak current. The fast-trip current comparator turns off only the internal FET Q2 within  $1\mu$ s(t<sub>DELAY1</sub>), when the current through the FET exceeds

## 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

 $I_{OCP}$ . The  $I_{OCP}$  is internally set to 4.5A above the set current limit. After a time delay  $400\mu s(t_{DELAY2})$ , the device turns back on and limits the output current to programmed current limit and operates as described in earlier current limit mode sections. Figure 10 illustrates the behavior of the system when the current exceeds the  $I_{OCP}$  threshold.



Figure 10. Fast Overcurrent Trip Timing Diagram

#### **Reverse Current Protection**

In MAX17613A and MAX17613C, the reverse current protection feature is enabled and it prevents reverse current flow from the OUT to IN pins. In MAX17613B, the reverse current protection feature is disabled, which allows reverse current flow from the OUT to IN pins. This feature is useful in applications with inductive loads.

The MAX17613A and MAX17613C devices monitor V<sub>IN</sub> and V<sub>OUT</sub> to provide true reverse current blocking when a reverse condition or input failure condition is detected. In both MAX17613A and MAX17613C devices, two reverse current protection features are implemented.

A slow reverse current condition is detected if (V<sub>IN</sub> - V<sub>OUT</sub>) < -V<sub>RIBS</sub> is present for reverse current blocking debounce blanking time (t<sub>DEBRIB</sub>). During this condition, only the input NFET Q1 turns off and FLAG (or REV) is asserted while the output NFET Q2 is kept on. During and after this time, the device monitors the voltage difference



Figure 11. Slow Reverse Current Fault Timing Diagram

## 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

between the OUT and IN pins to determine whether the reverse current is still present. Once the reverse current condition has been removed, input NFET Q1 turns back on and the FLAG (or REV) pin is deasserted. The input NFET Q1 takes ~100 $\mu$ s (t<sub>Q1\_ON</sub>) to turn on. Figure 11 depicts typical behavior in slow reverse current conditions.

A fast reverse current condition is detected if (V<sub>IN</sub> - V<sub>OUT</sub>) < -V<sub>RIBF</sub> is present for reverse current blocking fast response time (t<sub>RIB</sub>). During this condition, only the input NFET Q1 turns off and FLAG (or REV) is asserted while the output NFET Q2 is kept on. During and after this time, the device monitors the voltage difference between the OUT and IN pins to determine whether the reverse current is still present. Once the reverse current condition has been removed, input NFET Q1 turns back on and the FLAG (or REV) pin is deasserted. The input NFET Q1 takes ~100 $\mu$ s (t<sub>Q1\_ON</sub>) to turn on. Figure 12 depicts typical behavior in fast reverse current conditions.



Figure 12. Fast Reverse Current Fault Timing Diagram

#### Fault Output

The MAX17613A and MAX17613B devices have two open-drain fault outputs, FLAG and UVOV. They require external pullup resistors to a DC supply. The FLAG pin goes low when any of the following conditions occur:

- Overcurrent duration exceeds blanking time t<sub>BLANK</sub>.
- Overcurrent duration exceeds startup blanking time (t<sub>TSTART</sub>) during the startup cycle.
- Reverse current is detected (MAX17613A only).
- Thermal shutdown is active.
- R<sub>SETI</sub> is less than 1.5kΩ (max).

The other fault output  $\overline{\text{UVOV}}$  goes low when input voltage falls below the UVLO threshold or rises above the OVLO threshold. Note that the UVLO fault has a debounce time of 16ms. This fault is removed 16ms after the input voltage has crossed the UVLO threshold. This debounce also elapses only at powerup. As a consequence, the  $\overline{\text{UVOV}}$ pin fault signal is always asserted at power-up for at least 16ms.

The MAX17613C device has two open-drain fault outputs,  $\overline{FWD}$  and  $\overline{REV}$ . They require external pullup resistors to a DC supply.  $\overline{FWD}$  goes low when any of the following conditions occur:

- Overcurrent duration exceeds the blanking time.
- Thermal shutdown is active.
- R<sub>SETI</sub> is less than 1.5kΩ (max).

REV goes low when reverse current is detected.

#### **Thermal Shutdown Protection**

The device has the thermal shutdown feature to protect against overheating. The device turns off and the  $\overline{FLAG}$  (or  $\overline{FWD}$ ) pin asserts when the junction temperature exceeds  $T_{JC\_MAX}$  (+155°C typ). The device exits thermal shutdown and resume normal operation after the junction temperature cools down by  $T_{JC\_HYS}$  (15°C typ), except when in latchoff mode, the device remains latched off.

The thermal limit behaves similar to the current limit. In autoretry mode, the thermal limit works with the autoretry timer. When the device comes out of thermal limit, the part is turned on after the retry time. In latchoff mode, the device latches off until power or EN is cycled. In continuous mode, the device only disables while the temperature is over the limit. There is no blanking time for thermal protection.

#### **Applications Information**

#### **IN Capacitor**

A 0.47 $\mu$ F capacitor from the IN pin to GND is recommended to hold input voltage during sudden load current changes.

#### Hot Plug-In at the IN terminal

In many system powering applications, an input-filtering capacitor is required to lower radiated emission and enhance ESD capability. In hot plug-in applications, parasitic cable inductance along with the input capacitor causes overshoot and ringing when a live power cable is connected to the input terminal.

This effect causes the protection device to see almost twice the applied voltage. A transient voltage suppressor (TVS) is often used in industrial applications to protect the system from these conditions. A TVS that is capable of limiting surge voltage to 60V (max) should be placed close to the input terminal for enhanced protection. The tolerated slew rate at the IN pins is  $100V/\mu s$  (max).

#### Input Hard Short to Ground

С

In many system applications, an input short-circuit protection is required. The MAX17613A and MAX17613C devices detect reverse current entering at the OUT pin and flowing out of the IN pin, then turns off the internal FETs. The magnitude of reverse current depends on the inductance of input circuitry and any capacitor installed near the IN pins.

The devices can be damaged in case V<sub>IN</sub> goes so negative that (V<sub>OUT</sub> - V<sub>IN</sub>) > 60V.

#### **OUT Capacitor**

The maximum capacitive load ( $C_{MAX}$  in  $\mu$ F) that can be connected is a function of current-limit setting ( $I_{LIM}$  in mA), the startup time ( $t_{TSTART}$  in ms) and the input voltage.  $C_{MAX}$  is calculated using the following relationship:

$$_{MAX} = \frac{I_{LIM} \times t_{TSTART}}{V_{IN}}$$

For example, for  $V_{IN}$  = 24V,  $t_{TSTART}$  = 60ms, and  $I_{LIM}$  = 1000mA,  $C_{MAX}$  equals 2500 $\mu F.$ 

Output capacitor values in excess of  $C_{MAX}$  can trigger false overcurrent condition. Note that the above expression assumes no load current is drawn from the OUT pins. Any load current drawn would offset the capacitor charging current resulting in a larger charging period; hence, the possibility of a false overcurrent condition.

#### Hot Plug-In at the OUT terminal

In some applications, there might be a possibility of applying an external voltage at the OUT terminal of the devices with or without presence of input voltage. During these conditions, devices detect any reverse current entering at the OUT pin and flowing out of the IN pin and turn off the internal FETs. Parasitic cable inductance along with input and output capacitors cause overshoot and ringing when an external voltage is applied at the OUT terminal. This causes the protection devices to see up to twice the applied voltage, which can damage the devices. It is recommended to maintain overvoltages such that the voltages at the pins do not exceed the absolute maximum ratings. The tolerated slew rate at the OUT pins is 100V/µs (max).

## Output Freewheeling Diode for Inductive Hard Short to Ground

In applications that require protection from a sudden short to ground with an inductive load or a long cable, a schottky diode between the OUT terminal and ground is recommended. This is to prevent a negative spike on the OUT due to the inductive kickback during a short-circuit event.

#### Layout and Thermal Dissipation

To optimize the switch response time to output short-circuit conditions, it is very important to keep all traces as short as possible to reduce the effect of undesirable parasitic inductance. Place input and output capacitors as close as possible to the device (no more than 5mm). The IN and OUT pins must be connected with wide short traces to the power bus. During normal operation, the power dissipation is small and the package temperature change is minimal.

Power dissipation under steady-state normal operation may be calculated as:

$$P_{(SS)} = (I_{OUT})^2 \times R_{ON}$$

Refer to the <u>Electrical Characteristics</u> table and <u>Typical</u> <u>Operating Characteristics</u> for R<sub>ON</sub> values at various operating temperatures.

If the output is continuously shorted to ground at the maximum supply voltage, the switches with the autoretry option might not cause thermal shutdown detection to trip. Power dissipation in the devices operating in autoretry mode can be calculated using the following equation:

$$\mathsf{P}_{(\mathsf{AVG})} = \frac{\mathsf{V}_{\mathsf{IN}(\mathsf{MAX})} * \mathsf{I}_{\mathsf{OUT}(\mathsf{MAX})} * \left(\mathsf{t}_{\mathsf{START}}\right)}{\mathsf{t}_{\mathsf{START}} * \mathsf{t}_{\mathsf{RETRY}}}$$

Attention must be given to continuous current-limit mode when the power dissipation during a fault condition can

## 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

cause the device to reach the thermal shutdown threshold. Thermal vias from the exposed pad to the ground plane are highly recommended to increase system thermal capacitance while reducing the thermal resistance to ambient temperature.

#### **ESD** Protection

The devices are specified for  $\pm 15$ kV (HBM) typical ESD resistance on IN when IN is bypassed to ground with a 0.47µF low-ESR ceramic capacitor. No capacitor is required for  $\pm 2$ kV (HBM) typical ESD on IN. All the pins have a  $\pm 2$ kV (HBM) typical ESD protection.

<u>Figure 13</u> shows the Human Body Model and <u>Figure 14</u> shows the current waveform it generates when discharged into a low impedance. This model consists of a 100pF capacitor charged to the ESD voltage of interest, which is then discharged into the device through a  $1.5k\Omega$  resistor.



Figure 13. Human Body ESD Test Model



Figure 14. Human Body Current Waveform

## 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

## **Ordering Information**

| PART           | TEMP RANGE      | PIN PACKAGE    | FEATURE DIFFERENCES                |
|----------------|-----------------|----------------|------------------------------------|
| MAX17613AATP+T | -40°C to +125°C | 20 TQFN-CU EP* | OV, UV, Reverse Current Protection |
| MAX17613BATP+T | -40°C to +125°C | 20 TQFN-CU EP* | OV,UV                              |
| MAX17613CATP+T | -40°C to +125°C | 20 TQFN-CU EP* | Reverse Current Protection         |
| MAX17613AATP+  | -40°C to +125°C | 20 TQFN-CU EP* | OV, UV, Reverse Current Protection |
| MAX17613BATP+  | -40°C to +125°C | 20 TQFN-CU EP* | OV,UV                              |
| MAX17613CATP+  | -40°C to +125°C | 20 TQFN-CU EP* | Reverse Current Protection         |

+ Denotes a lead(Pb)-free/RoHS-compliant package.

*T* = *Tape-and-reel.* \**EP* = *Exposed pad.* 

## 4.5V to 60V, 3A Current-Limiter with OV, UV and Reverse Protection

### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                                                                                                                                                                                                                                 | PAGES<br>CHANGED |
|--------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 0                  | 2/19             | Initial release                                                                                                                                                                                                                                                                                                             | _                |
| 1                  | 11/21            | Updated General Description, Benefits and Features, Absolute Maximum Ratings,<br>Electrical Characteristics table, Typical Operating Characteristics, Pin Description<br>table, Functional Diagrams, Detailed Description, Figures 3-4, Figures 6-8,<br>Applications Information and Ordering Information. Added Figure 10. | 1, 2-5,<br>7-23  |



Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implicationor otherwise under any patent or patent rights of Analog Devices. Trademarks andregistered trademarks are the property of their respective owners.