# MC33879 Configurable Octal Serial Switch with Open Load Detect Current Disable Rev. 12.1 — 11 May 2023 Product data sheet



# **1** General description

The 33879 device is an 8-output hardware configurable, high-side/low-side switch with 16-bit serial input control using the Serial Peripheral Interface (SPI). Two of the outputs may be controlled directly via a microcontroller for pulse-width modulation (PWM) applications. The 33879 incorporates SMARTMOS technology, with CMOS logic, bipolar/MOS analog circuitry, and DMOS power MOSFETs. The 33879 controls various inductive, incandescent, or LED loads by directly interfacing with a microcontroller. The circuit's innovative monitoring and protection features include very low standby currents, cascade fault reporting, internal +45 V clamp voltage for low-side configuration, –20 V high-side configuration, output specific diagnostics, and independent overtemperature protection.

# 2 Features and benefits

- Designed to operate at 5.5 V < VPWR < 27.5 V</li>
- 16-bit SPI for control and fault reporting, 3.3 V / 5.0 V compatible
- Outputs are current limited (0.6 A to 1.2 A) to drive incandescent lamps
- Output voltage clamp, + 45 V (low side) and -20 V (high side) during inductive switching
- On/Off control of open load detect current (LED application)
- · Internal reverse battery protection on VPWR
- · Loss of ground or supply will not energize loads or damage IC
- Maximum 5.0 µA IPWR standby current at 13 V VPWR
- RDS(ON) of 0.75 Ω at 25 °C typical
- · Short-circuit detect and current limit with automatic retry
- Independent overtemperature protection

# 3 Ordering information

#### Table 1. Orderable Part Variations

| Type number <sup>[1]</sup> | Package | ackage                                                                                                                 |           |  |  |  |  |  |  |  |  |  |
|----------------------------|---------|------------------------------------------------------------------------------------------------------------------------|-----------|--|--|--|--|--|--|--|--|--|
|                            | Name    | Description                                                                                                            | Version   |  |  |  |  |  |  |  |  |  |
| MC33879TEK                 | HSOP32  | EK suffix (PB-free)                                                                                                    |           |  |  |  |  |  |  |  |  |  |
| MC33879APEK                |         | HSOP32, plastic, thermal enhanced small outline package; 32<br>terminals; 0.65 mm pitch; 7.5 mm x 11 mm x 2.22 mm body | SOT1746-1 |  |  |  |  |  |  |  |  |  |
| MC33879BPEK                |         | -40 to 125 °C                                                                                                          |           |  |  |  |  |  |  |  |  |  |

[1] To order parts in tape & reel, add R2 to the end of the part number.



#### Table 2. Device variations

| Symbol                   | Characteristic                                                                                                                       | Min | Тур | Max | Unit |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>PWR</sub>         | V <sub>PWR</sub> Supply Voltage                                                                                                      |     |     |     | V    |
|                          | 33879                                                                                                                                | -16 | _   | 40  |      |
|                          | 33879A and 33879B                                                                                                                    | -16 | _   | 45  |      |
| I <sub>OUT(FLT-TH)</sub> | Output Fault Detection Current @ Threshold, High-side Configuration Outputs Programmed OFF                                           |     |     |     | μA   |
|                          | 33879                                                                                                                                | 35  | 55  | 90  |      |
|                          | 33879A and 33879B                                                                                                                    | 35  | 55  | 150 |      |
| I <sub>OCO</sub>         | Output OFF Open Load Detection Current, High-side Configuration VDRAIN = 16 V,<br>VSOURCE = 0 V, Outputs Programmed OFF, VPWR = 16 V |     |     |     | μA   |
|                          | 33879                                                                                                                                | 65  | 100 | 160 |      |
|                          | 33879A and 33879B                                                                                                                    | 60  | 100 | 190 |      |
| I <sub>OCO</sub>         | Output OFF Open Load Detection Current, Low-side Configuration VDRAIN = 16 V, VSOURCE = 0 V, Outputs Programmed OFF, VPWR =16 V      |     |     |     | μA   |
|                          | 33879                                                                                                                                | 40  | 75  | 135 |      |
|                          | 33879A and 33879B                                                                                                                    | 40  | 75  | 150 |      |
| I <sub>EN</sub>          | EN Pull-down Current<br>EN = 5.0 V                                                                                                   |     |     |     | μA   |
|                          | 33879                                                                                                                                | 20  | 45  | 100 |      |
|                          | 33879A and 33879B                                                                                                                    | 20  | 45  | 110 |      |
| V <sub>OUT(FLT-TH)</sub> | Output Fault Detection Voltage Threshold<br>Outputs Programmed OFF                                                                   |     |     |     | V    |
|                          | 33879                                                                                                                                | 2.5 | 4.0 | 4.5 |      |
|                          | 33879A and 33879B                                                                                                                    | 2.5 | 4.0 | 5.0 |      |
| I <sub>OUT(FLT-TH)</sub> | Output Fault Detection Current @ Threshold, Low-side Configuration<br>Outputs Programmed OFF                                         |     |     |     | μA   |
|                          | 33879                                                                                                                                | 20  | 30  | 60  |      |
|                          | 33879A and 33879B                                                                                                                    | 20  | 30  | 115 |      |

#### Internal block diagram 4



Figure 1. 33879 Simplified Internal Block Diagram

# **5** Applications

- Solenoids
- Relays
- Actuators
- Stepper motors
- Brush DC motors
- Incandescent lamps

# 6 Simplified application diagram



# 7 Pin connections

# 7.1 Pin diagram



# 7.2 Pin definitions

# Table 3. Pin definitions

| Number                 | Name | Function         | Formal name          | Definition                                                                                           |
|------------------------|------|------------------|----------------------|------------------------------------------------------------------------------------------------------|
| 1                      | GND  | Ground           | Ground               | Digital ground.                                                                                      |
| 2                      | VDD  | Input            | Logic Supply Voltage | Logic supply for SPI interface. With VDD low the device is in Sleep mode.                            |
| 3                      | S8   | Output           | Source Output 8      | Output 8 MOSFET source pin.                                                                          |
| 4, 8, 9, 24,<br>25, 30 | NC   | No<br>Connection | Not Connected        | No internal connection to this pin.                                                                  |
| 5                      | D8   | Output           | Drain Output 8       | Output 8 MOSFET drain pin.                                                                           |
| 6                      | S2   | Output           | Source Output 2      | Output 2 MOSFET source pin.                                                                          |
| 7                      | D2   | Output           | Drain Output 2       | Output 2 MOSFET drain pin.                                                                           |
| 10                     | S1   | Output           | Source Output 1      | Output 1 MOSFET source pin.                                                                          |
| 11                     | D1   | Output           | Drain Output 1       | Output 1 MOSFET drain pin.                                                                           |
| 12                     | D6   | Output           | Drain Output 6       | Output 6 MOSFET drain pin.                                                                           |
| 13                     | S6   | Output           | Source Output 6      | Output 6 MOSFET source pin.                                                                          |
| 14                     | IN6  | Input            | Command Input 6      | PWM direct control input pin for output 6. IN6 is "OR" with SPI bit.                                 |
| 15                     | EN   | Input            | Enable Input         | IC Enable. Active high. With EN low, the device is in Sleep mode.                                    |
| 16                     | SCLK | Clock            | SPI Clock            | SPI control clock input pin.                                                                         |
| 17                     | DI   | Input            | Serial Data Input    | SPI control data input pin from MCU to the 33879. Logic [1] activates output.                        |
| 18                     | CS   | Input            | SPI Chip Select      | SPI control chip select input pin from MCU to the 33879. Logic [0] allows data to be transferred in. |
| 19                     | IN5  | Input            | Command Input 5      | PWM direct control input pin for output 5. IN5 is "OR" with SPI bit.                                 |

Product data sheet

| Number | Name | Function | Formal name        | Definition                                                                                                                                                            |
|--------|------|----------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20     | S5   | Output   | Source Output 5    | Output 5 MOSFET source pin.                                                                                                                                           |
| 21     | D5   | Output   | Drain Output 5     | Output 5 MOSFET drain pin.                                                                                                                                            |
| 22     | D3   | Output   | Drain Output 3     | Output 3 MOSFET drain pin.                                                                                                                                            |
| 23     | S3   | Output   | Source Output 3    | Output 3 MOSFET source pin.                                                                                                                                           |
| 26     | D4   | Output   | Drain Output 4     | Output 4 MOSFET drain pin.                                                                                                                                            |
| 27     | S4   | Output   | Source Output 4    | Output 4 MOSFET source pin.                                                                                                                                           |
| 28     | D7   | Output   | Drain Output 7     | Output 7 MOSFET drain pin.                                                                                                                                            |
| 29     | S7   | Output   | Source Output 7    | Output 7 MOSFET source pin.                                                                                                                                           |
| 31     | VPWR | Input    | Battery Input      | Power supply pin to the 33879. VPWR has internal reverse battery protection.                                                                                          |
| 32     | DO   | Output   | Serial Data Output | SPI control data output pin from the 33879 to the MCU. DO=0 no fault, DO=1 specific output has fault.                                                                 |
| 33     | EP   | Ground   | Exposed Pad        | Device performs as specified with the Exposed Pad un-terminated (floating) however, it is recommended the exposed pad be terminated to pin 1 (GND) and system ground. |

 Table 3. Pin definitions...continued

# 8 Electrical characteristics

# 8.1 Maximum ratings

#### Table 4. Maximum ratings

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol             | Description (rating)                                                                           | Min   | Max      | Unit                        |
|--------------------|------------------------------------------------------------------------------------------------|-------|----------|-----------------------------|
| Electrical ra      | atings                                                                                         | 1     |          | I                           |
| V <sub>DD</sub>    | VDD Supply Voltage [1]                                                                         | -0.3  | 7.0      | V <sub>DC</sub>             |
|                    | CS, DI, DO, SCLK, IN5, IN6, and EN <sup>[1]</sup>                                              | -0.3  | 7.0      | V <sub>DC</sub>             |
| V <sub>PWR</sub>   | V <sub>PWR</sub> Supply Voltage [1]                                                            |       |          | V <sub>DC</sub>             |
|                    | 33879                                                                                          | -16   | 40       |                             |
|                    | 33879A and 33879B                                                                              | -16   | 45       |                             |
| E <sub>CLAMP</sub> | Output Clamp Energy <sup>[2]</sup>                                                             | 50    | 50       | mJ                          |
|                    | ESD Voltage [3]                                                                                |       |          | V                           |
| V <sub>ESD1</sub>  | Human Body Model 33879                                                                         | -450  | +450     | V                           |
| V <sub>ESD2</sub>  | Machine Model 33879                                                                            | -100  | +100     | V                           |
| V <sub>ESD1</sub>  | Human Body Model 33879A and 33879B                                                             | -2000 | +2000    | V                           |
| V <sub>ESD2</sub>  | Machine Model 33879A and 33879B                                                                | -200  | +200     | V                           |
| Thermal rat        | ings                                                                                           | 1     |          | I                           |
|                    | Operating Temperature                                                                          |       |          |                             |
| T <sub>A</sub>     | Ambient                                                                                        | -40   | 125      | °C                          |
| TJ                 | Junction                                                                                       | -40   | 150      | °C                          |
| T <sub>C</sub>     | Case                                                                                           | -40   | 125      | °C                          |
| MC33879            | <ul> <li>All information provided in this document is subject to legal disclaimers.</li> </ul> |       | © 2023 N | ہ<br>XP B.V. All rights res |

#### Table 4. Maximum ratings...continued

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Symbol                | Description (rating)                          |         | Min | Max | Unit |
|-----------------------|-----------------------------------------------|---------|-----|-----|------|
| T <sub>STG</sub>      | Storage Temperature                           |         | -55 | 150 | °C   |
| PD                    | Power Dissipation                             | [4]     | _   | 1.7 | W    |
|                       | Thermal Resistance                            |         |     |     |      |
| $R_{\theta J A}$      | Junction to Ambient                           |         |     | 71  | °C/W |
| $R_{	extsf{	heta}JC}$ | Between the Die and the Exposed Die Pad       |         | _   | 1.2 | °C/W |
| T <sub>PPRT</sub>     | Peak Package Reflow Temperature During Reflow | [5] [6] | _   | —   | °C   |

[1]

Exceeding these limits may cause malfunction or permanent damage to the device. Maximum output clamp energy capability at 150°C junction temperature using single non-repetitive pulse method with I = 350 mA. [2]

ESD1 testing is performed in accordance with the Human Body Model (CZAP = 100 pF, RZAP =  $1500 \Omega$ ), ESD2 testing is performed in accordance with [3] the Machine Model (CZAP = 200 pF, RZAP = 0  $\Omega$ ).

Maximum power dissipation at TA = 25 °C with no heatsink used. [4]

Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction [5] or permanent damage to the device.

NXP's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture [6] Sensitivity Levels (MSL), Go to www.nxp.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics.

# 8.2 Static electrical characteristics

#### Table 5. Static electrical characteristics

Characteristics noted under conditions 3.1 V ≤ VDD ≤ 5.5 V, 5.5 V ≤ VPWR ≤ 18 V, -40 °C ≤ TC ≤ 125 °C, unless otherwise noted. Where applicable, typical values reflect the parameter's approximate average value with VPWR = 13 V, TA = 25 °C.

| Symbol                   | Description (rating)                                      | Min | Тур       | Max  | Unit |
|--------------------------|-----------------------------------------------------------|-----|-----------|------|------|
| Power input              |                                                           | I.  | 1         |      |      |
| V <sub>PWR(FO)</sub>     | Supply Voltage Range                                      |     |           |      |      |
|                          | Fully Operational 33879                                   | 5.5 | _         | 26.5 | V    |
|                          | 33879A and 33879B                                         | 5.5 | _         | 27.5 |      |
| I <sub>PWR(ON)</sub>     | Supply current                                            | —   | 14        | 24   | mA   |
| I <sub>PWR(SS)</sub>     | Sleep State Supply Current                                |     |           |      |      |
|                          | $V_{DD}$ or EN ≤ 0.8 V, $V_{PWR}$ = 13 V                  | _   | 2.0       | 5.0  | μA   |
| I <sub>VDD(SS)</sub>     | Sleep State Supply Current                                |     |           |      | μA   |
|                          | $EN \le 0.8 \text{ V}, \text{V}_{DD} = 5.5 \text{ V}$     | _   | - 2.0 5.0 |      |      |
| V <sub>PWR(OV)</sub>     | VPWR Overvoltage Shutdown Threshold Voltage               |     |           |      |      |
|                          | 33879                                                     | 27  | 28.5      | 32   | V    |
|                          | 33879A and 33879B                                         | 28  | 30        | 33   |      |
| V <sub>PWR(OV-HYS)</sub> | V <sub>PWR</sub> Overvoltage Shutdown Hysteresis Voltage  | 0.2 | 1.5       | 2.5  | V    |
| V <sub>PWR(UV)</sub>     | V <sub>PWR</sub> Undervoltage Shutdown Threshold Voltage  | 3.0 | 4.0       | 5.0  | V    |
| V <sub>PWR(UV-HYS)</sub> | V <sub>PWR</sub> Undervoltage Shutdown Hysteresis Voltage | 300 | 500       | 700  | mV   |
| V <sub>DD</sub>          | Logic Supply Voltage                                      | 3.1 | _         | 5.5  | V    |
| I <sub>DD</sub>          | Logic Supply Current                                      | 250 | 400       | 700  | μA   |
| V <sub>DD(SS)</sub>      | Logic Supply Sleep State Threshold Voltage                | 0.8 | 2.5       | 3.0  | V    |

# Table 5. Static electrical characteristics...continued

Characteristics noted under conditions 3.1 V  $\leq$  VDD  $\leq$  5.5 V, 5.5 V  $\leq$  VPWR  $\leq$  18 V, -40 °C  $\leq$  TC  $\leq$  125 °C, unless otherwise noted. Where applicable, typical values reflect the parameter's approximate average value with VPWR = 13 V, TA = 25 °C.

| Symbol                   | Description (rating)                                                                                                | Min | Тур  | Max | Unit |
|--------------------------|---------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Power output             |                                                                                                                     |     |      |     |      |
| RDS(on)                  | Drain-to-Source ON Resistance (I <sub>OUT</sub> = 0.350 A, V <sub>PWR</sub> = 13 V)                                 |     |      |     |      |
|                          | T <sub>J</sub> = 125°C                                                                                              | _   | —    | 1.4 |      |
|                          | $T_J = 25^{\circ}C$                                                                                                 | -   | 0.75 | —   | Ω    |
|                          | $T_{\rm J}$ = -40°C                                                                                                 | -   | _    | —   |      |
| I <sub>OUT(LIM)</sub>    | Output Self Limiting Current High-side and Low-side Configurations                                                  | 0.6 | —    | 1.2 | А    |
| V <sub>OUT(FLT-TH)</sub> | Output Fault Detection Voltage Threshold Outputs Programmed OFF [1]                                                 |     |      |     |      |
|                          | 33879                                                                                                               | 2.5 | 4.0  | 4.5 | V    |
|                          | 33879A and 33879B                                                                                                   | 2.5 | 4.0  | 5.0 |      |
| I <sub>OUT(FLT-TH)</sub> | Output Fault Detection Current @ Threshold, High-side Configuration<br>Outputs Programmed OFF                       |     |      |     |      |
|                          | 33879                                                                                                               | 35  | 55   | 90  | μA   |
|                          | 33879A and 33879B                                                                                                   | 35  | 55   | 150 |      |
| I <sub>OUT(FLT-TH)</sub> | Output Fault Detection Current @ Threshold, Low-side Configuration<br>Outputs Programmed OFF                        |     |      |     |      |
|                          | 33879                                                                                                               | 20  | 30   | 60  | μA   |
|                          | 33879A and 33879B                                                                                                   | 20  | 30   | 115 |      |
| Іосо                     | Output OFF Open Load Detection Current, High-side Configuration                                                     |     |      |     |      |
|                          | $V_{\text{DRAIN}}$ = 16 V, $V_{\text{SOURCE}}$ = 0 V, Outputs Programmed OFF, $V_{\text{PWR}}$ = 16 V               |     |      |     | μA   |
|                          | 33879                                                                                                               | 65  | 100  | 160 |      |
|                          | 33879A and 33879B                                                                                                   | 60  | 100  | 190 |      |
| l <sub>oco</sub>         | Output OFF Open Load Detection Current, Low-side Configuration                                                      |     |      |     |      |
|                          | $V_{DRAIN}$ = 16 V, $V_{SOURCE}$ = 0 V, Outputs Programmed OFF, $V_{PWR}$ =16 V                                     |     |      |     |      |
|                          | 33879                                                                                                               | 40  | 75   | 135 | μΑ   |
|                          | 33879A and 33879B                                                                                                   | 40  | 75   | 150 |      |
| V <sub>OC(LSD)</sub>     | Output Clamp Voltage Low-side Drive                                                                                 |     |      |     | V    |
|                          | I <sub>D</sub> = 10 mA                                                                                              | 40  | 45   | 55  |      |
| V <sub>OC(HSD)</sub>     | Output Clamp Voltage High-side Drive                                                                                |     |      |     | V    |
|                          | I <sub>S</sub> = -10 mA                                                                                             | -15 | -20  | -25 |      |
| I <sub>OUT(LKG)</sub>    | Output Leakage Current High-side and Low-side Configurations                                                        |     |      |     | μA   |
|                          | V <sub>DD</sub> = 0 V, V <sub>DRAIN</sub> = 16 V, V <sub>SOURCE</sub> = 0 V                                         | _   | _    | 5.0 |      |
| I <sub>OUT(LKG)</sub>    | Output Leakage Current Low-side Configuration                                                                       |     |      |     | μA   |
|                          | $V_{\text{DD}}$ = 5.0 V, $V_{\text{DRAIN}}$ = 16 V, $V_{\text{SOURCE}}$ = 0 V, Open Load Detection Current Disabled | -   | _    | 5.0 |      |
| I <sub>OUT(LKG)</sub>    | Output Leakage Current High-side Configuration                                                                      |     |      |     | μA   |
|                          | $V_{\text{DD}}$ = 5.0 V, $V_{\text{DRAIN}}$ = 16 V, $V_{\text{SOURCE}}$ = 0 V, Open Load Detection Current Disabled | -   | —    | 20  |      |
| T <sub>LIM</sub>         | Overtemperature Shutdown [2                                                                                         | 155 | _    | 185 | °C   |
| T <sub>LIM(HYS)</sub>    | Overtemperature Shutdown Hysteresis [2                                                                              | 5.0 | 10   | 15  | °C   |

Table 5. Static electrical characteristics...continued

Characteristics noted under conditions 3.1 V ≤ VDD ≤ 5.5 V, 5.5 V ≤ VPWR ≤ 18 V, -40 °C ≤ TC ≤ 125 °C, unless otherwise noted. Where applicable, typical values reflect the parameter's approximate average value with VPWR = 13 V, TA = 25 °C.

| Symbol                                                   | Description (rating)                                          | Min                   | Тур | Max                   | Unit |
|----------------------------------------------------------|---------------------------------------------------------------|-----------------------|-----|-----------------------|------|
| Digital interface                                        |                                                               | 1                     |     | I                     |      |
| VIH                                                      | Input Logic High-voltage Thresholds [3]                       | 0.7 V <sub>DD</sub>   | _   | V <sub>DD</sub> + 0.3 | V    |
| V <sub>IL</sub>                                          | Input Logic Low-voltage Thresholds [3]                        | GND – 0.3             | -   | 0.2 V <sub>DD</sub>   | V    |
| I <sub>IN5</sub> , I <sub>IN6</sub> , I <sub>EN</sub>    | IN5, IN6, EN Input Logic Current                              |                       |     |                       | μA   |
|                                                          | IN5, IN6, EN = 0 V                                            | -10                   | _   | 10                    | 1    |
| IIN5, IIN6                                               | IN5, IN6 Pull-down Current                                    |                       |     |                       | μA   |
|                                                          | 0.8 to 5.0 V                                                  | 30                    | 45  | 100                   | 1    |
| I <sub>EN</sub>                                          | EN Pull-down Current, EN = 5.0 V                              |                       |     |                       | μA   |
|                                                          | 33879                                                         | 20                    | 45  | 100                   | 1    |
|                                                          | 33879A and 33879B                                             | 20                    | 45  | 110                   | 1    |
| I <sub>SCK</sub> , I <sub>DI</sub> , I <sub>TRI-DO</sub> | SCLK, DI Input, Tri-state DO Output                           |                       |     |                       | μA   |
|                                                          | 0 to 5.0 V                                                    | -10                   | -   | 10                    |      |
| I <sub>CS</sub>                                          | CS Input Current                                              |                       |     |                       | μA   |
|                                                          | $\overline{\text{CS}} = \text{V}_{\text{DD}}$                 | -10                   | -   | 10                    | 1    |
| I <sub>CS</sub>                                          | CS Pull-up Current                                            |                       |     |                       | μA   |
|                                                          | $\overline{\text{CS}} = 0 \text{ V}$                          | -30                   | -   | -100                  | 1    |
| I <sub>CS(LKG)</sub>                                     | CS Leakage Current to V <sub>DD</sub>                         |                       |     |                       | μA   |
|                                                          | <del>CS</del> = 5.0 V, V <sub>DD</sub> = 0 V                  | —                     | _   | 10                    | 1    |
| V <sub>DOHIGH</sub>                                      | DO High State Output Voltage                                  |                       |     |                       | V    |
|                                                          | $I_{DO-HIGH} = -1.6 \text{ mA}$                               | V <sub>DD</sub> - 0.4 | -   | V <sub>DD</sub>       | 1    |
| V <sub>DOLOW</sub>                                       | DO Low State Output Voltage                                   |                       |     |                       | V    |
|                                                          | I <sub>DO-LOW</sub> = 1.6 mA                                  | <u> </u>              | -   | 0.4                   | 1    |
| C <sub>IN</sub>                                          | Input Capacitance on SCLK, DI, Tri-state DO, IN5, IN6, EN [2] | _                     | -   | 20                    | pF   |

Output fault detection thresholds with outputs programmed OFF. Output fault detect thresholds are the same for output open and shorts This parameter is guaranteed by design; however, it is not production tested. [1]

[2]

[3] Upper and lower logic threshold voltage levels apply to DI, CS, SCLK, IN5, IN6, and EN.

# 8.3 Dynamic electrical characteristics

#### Table 6. Dynamic electrical characteristics

Characteristics noted under conditions 3.1 V ≤ VDD ≤ 5.5 V, 5.5 V ≤ VPWR ≤ 18 V, -40 °C ≤ TC ≤ 125 °C, unless otherwise noted. Where applicable, typical values reflect the parameter's approximate average value with VPWR = 13 V, TA = 25 °C.

| Symbol                | Description (rating)                                                         |               | Min | Тур | Max | Unit    |
|-----------------------|------------------------------------------------------------------------------|---------------|-----|-----|-----|---------|
| Power outpu           | t timing                                                                     |               |     |     |     |         |
| t <sub>SR(RISE)</sub> | Output Slew Rate Low-side Configuration                                      | [1]           |     |     |     |         |
|                       | $R_{LOAD} = 620 \Omega$ , $CL = 200 pF$                                      |               | 0.1 | 0.5 | 1.0 | V/µs    |
| t <sub>SR(FALL)</sub> | Output Slew Rate Low-side Configuration                                      | [1]           |     |     |     | N//www. |
|                       | $R_{LOAD}$ = 620 $\Omega$ , $C_L$ = 200 pF                                   |               | 0.1 | 0.5 | 1.0 | V/µs    |
| t <sub>SR(RISE)</sub> | Output Rise Time High-side Configuration                                     | [1]           |     |     |     | Mus     |
|                       | $R_{LOAD}$ = 620 $\Omega$ , $C_L$ = 200 pF                                   |               | 0.1 | 0.3 | 1.0 | V/µs    |
| t <sub>SR(FALL)</sub> | Output Fall Time High-side Configuration                                     | [1]           |     |     |     | N//www. |
|                       | $R_{LOAD}$ = 620 $\Omega$ , $C_L$ = 200 pF                                   |               | 0.1 | 0.3 | 1.0 | V/µs    |
| t <sub>DLY(ON)</sub>  | Output Turn ON Delay Time, High-side and Low-side Configuration              | [2]           | 1.0 | 15  | 50  | μs      |
| t <sub>DLY(OFF)</sub> | Output Turn OFF Delay Time, High-side and Low-side Configuration             | [2]           | 1.0 | 30  | 100 | μs      |
| t <sub>FAULT</sub>    | Output Fault Delay Time                                                      | [3]           | 100 | —   | 300 | μs      |
| t <sub>POR</sub>      | Power-ON Reset Delay                                                         |               |     |     |     |         |
|                       | Delay Time Required from Rising Edge of EN and $V_{\text{DD}}$ to SPI Active |               | 100 | —   | _   | μs      |
| t <sub>RESET</sub>    | Low-State Duration on V <sub>DD</sub> or EN for Reset                        |               |     |     |     |         |
|                       | $V_{DD}$ or EN $\leq 0.2 V$                                                  | or EN ≤ 0.2 V |     |     |     | μs      |
| Digital interfa       | ace timing                                                                   |               |     |     |     |         |
| f <sub>SPI</sub>      | Recommended Frequency of SPI Operation                                       | [4]           | _   | 4.0 | _   | MHz     |
| t <sub>LEAD</sub>     | Falling Edge of CS to Rising Edge of SCLK (Required Setup Time)              |               | 100 | —   | —   | ns      |
| t <sub>LAG</sub>      | Falling Edge of SCLK to Rising Edge of $\overline{CS}$ (Required Setup Time) |               | 50  | _   | _   | ns      |
| t <sub>DI(SU)</sub>   | DI to Falling Edge of SCLK (Required Setup Time)                             |               | 16  | —   | —   | ns      |
| t <sub>DI(HOLD)</sub> | Falling Edge of SCLK to DI (Required Hold Time)                              |               | 20  | _   | _   | ns      |
| t <sub>R(DI)</sub>    | DI, CS, SCLK Signal Rise Time                                                | [5]           | —   | 5.0 | —   | ns      |
| t <sub>F(DI)</sub>    | DI, CS, SCLK Signal Fall Time                                                | [5]           | —   | 5.0 | _   | ns      |
| t <sub>DO(EN)</sub>   | Time from Falling Edge of $\overline{\text{CS}}$ to DO Low-impedance         | [6]           | —   | _   | 55  | ns      |
| t <sub>DO(DIS)</sub>  | Time from Rising Edge of $\overline{CS}$ to DO High-impedance                | [7]           | _   | _   | 55  | ns      |
| t <sub>VALID</sub>    | Time from Rising Edge of SCLK to DO Data Valid                               | [8]           | _   | 25  | 55  | ns      |

Output slew rate respectively measured across a 620  $\Omega$  resistive load at 10 to 90 percent and 90 to 10 percent voltage points. CL capacitor is connected [1] from Drain or Source output to Ground.

[2] [3] Output turn ON and OFF delay time measured from 50 percent rising edge of CS to the beginning of the 10 and 90 percent transition points.

Duration of fault before fault bit is set. Duration between access times must be greater than 300 µs to read faults.

[4] [5]

This parameter is guaranteed by design. Production test equipment uses 4.16 MHz, 5.5 V/3.1 V SPI interface. Rise and Fall time of incoming DI, CS, and SCLK signals suggested for design consideration to prevent the occurrence of double pulsing. Time required for output status data to be available for use at DO pin.

[6]

Time required for output status data to be terminated at DO pin. [7]

Time required to obtain valid data out from DO following the rise of SCLK. [8]

# 8.4 Timing diagrams











# **NXP Semiconductors**

# MC33879



# 9 Functional description

# 9.1 Functional pin description

## 9.1.1 CS Pin

The system MCU selects the 33879 with which to communicate through the use of the chip select  $\overline{CS}$  pin. Logic low on  $\overline{CS}$  enables the data output (DO) driver and allows data to be transferred from the MCU to the 33879 and vice versa. Data clocked into the 33879 is acted upon on the rising edge of  $\overline{CS}$ . To avoid any spurious data, it is essential the high-to-low transition of the  $\overline{CS}$  signal occur only when the SPI clock (SCLK) is in a logic low state.

#### 9.1.2 SCLK Pin

The SCLK pin clocks the internal shift registers of the 33879. The serial data input (DI) pin is latched into the input shift register on the falling edge of the SCLK. The serial data output (DO) pin shifts data out of the shift register on the rising edge of the SCLK signal. False clocking of the shift register must be avoided to ensure validity of data. It is essential the SCLK pin be in a logic low state when the  $\overline{CS}$  pin makes any transition. For this reason, it is recommended the SCLK pin is commanded to a logic low state when the device is not accessed ( $\overline{CS}$  in logic high state). With  $\overline{CS}$  in a logic high state, signals present on SCLK and DI are ignored and the DO output is in tri-state.

#### 9.1.3 DI Pin

The DI pin is used for serial instruction data input. DI information is latched into the input register on the falling edge of SCLK. A logic high state present on DI programs a specific output on. The specific output turns on with the rising edge of the CS signal. Conversely, a logic low state present on the DI pin programs the output off. The specific output turns off with the rising edge of the CS signal. To program the eight outputs and open load detection current on or off, send the DI data beginning with the open load detection current bits, followed by output eight, output seven, and so on to output one. For each falling edge of the SCLK while CS is logic low, a data bit instruction (on or off) is loaded into the shift register per the data bit DI state. Sixteen bits of entered information is required to fill the input shift register.

#### 9.1.4 DO Pin

The DO pin is the output from the shift register. The DO pin remains tri-state until the CS pin is in a logic low state. All faults on the 33879 device are reported as logic [1] through the DO data pin. Regardless of the configuration of the driver, open loads and shorted loads are reported as logic [1]. Conversely, normal operating outputs with non-faulted loads are reported as logic [0]. Outputs programmed with open load detection current disabled report logic [0] in the off state. The first eight positive transitions of SCLK report logic [0] followed by the status of the eight output drivers. The DI/DO shifting of data follows a first-in, first-out protocol with both input and output words transferring the most significant bit (MSB) first.

#### 9.1.5 EN Pin

The EN pin on the 33879 enables the device. With the EN pin high, output drivers may be activated and open/ short fault detection performed and reported. With the EN pin low, all outputs become inactive, open load detection current is disabled, and the device enters Sleep mode. The 33879 performs Power-ON Reset on the rising edge of the enable signal.

MC33879

© 2023 NXP B.V. All rights reserved.

## 9.1.6 IN5 and IN6 Pins

The IN5 and IN6 command inputs allow outputs five and six to be used in PWM applications. The IN5 and IN6 pins are OR-ed with the serial peripheral interface (SPI) command input bits. For SPI control of outputs five and six, the IN5 and IN6 pins should be grounded or held low by the microprocessor. When using IN5 or IN6 to PWM the output, the control SPI bit must be logic [0]. Maximum PWM frequency for each output is 2.0 kHz.

#### 9.1.7 VDD Pin

The VDD input pin is used to determine logic levels on the microprocessor interface (SPI) pins. Current from VDD is used to drive the DO output and the pull-up current for  $\overline{CS}$ . V<sub>DD</sub> must be applied for normal mode operation. The 33879 device performs Power-ON Reset with the application of V<sub>DD</sub>.

#### 9.1.8 VPWR Pin

The  $V_{PWR}$  pin is the battery input and Power-ON Reset to the 33879 IC. The VPWR pin has internal reverse battery protection. All internal logic current is provided from the VPWR pin. The 33879 performs Power-ON Reset with the application of  $V_{PWR}$ .

## 9.1.9 D1–D8 Pins

The D1 to D8 pins are the open-drain outputs of the 33879. For high-side drive configurations, the drain pins are connected to battery supply. In low-side drive configurations, the drain pins are connected to the low-side of the load. All outputs may be configured individually as desired. When configured as low-side drive, the 33879 limits the positive inductive transient to 45 V.

## 9.1.10 S1-S8 Pins

The S1 to S8 pins are the source outputs of the 33879. The source pins are connected directly to the load for high-side drive configurations. In low-side drive configurations, the source is connected to ground. All outputs may be configured individually as desired. When high-side drive is used, the 33879 will limit the negative inductive transient to negative 20 V.

# 9.1.11 Exposed Pad Pin

Device performs as specified with the Exposed Pad un-terminated (floating) however, it is recommended the Exposed Pad be terminated to pin 1 (GND) and system ground.

# 9.2 MCU Interface description

#### 9.2.1 Introduction

The 33879 is an eight output hardware-configurable power switch with 16-bit serial control. A simplified internal block diagram of the 33879 is shown in Figure 2. The 33879 device uses high-efficiency up-drain power DMOS output transistors exhibiting low drain-to-source ON resistance (RDS(on) =  $0.75 \Omega$  at 25 °C typical) and dense CMOS control logic. All outputs have independent voltage clamps to provide fast inductive turn-off and transient protection.

In operation, the 33879 functions as an eight output serial switch, serving as an MCU bus expander and buffer with fault management and fault reporting features. In doing so, the device directly relieves the MCU of the fault management functions. This device directly interfaces to an MCU using a SPI for control and diagnostic readout. Figure 15 illustrates the basic SPI configuration between an MCU and one 33879.



Figure 15. SPI Interface with microcontroller

All inputs are compatible with 5.0 V and 3.3 V CMOS logic levels and incorporate positive logic. When a SPI bit is programmed to a logic [0], the corresponding output is OFF. Conversely, when a SPI bit is programmed to logic [1] the output being controlled is ON. Diagnostics are treated in a similar manner. Outputs with a fault feed back (via DO) a logic [1] to the microcontroller, while normal operating outputs provide a logic [0].

Figure 16 illustrates the daisy chain configuration using the 33879. Data from the MCU is clocked daisy chain through each device while the CS bit is commanded low by the MCU. During each clock cycle, output status from the daisy chain is transferred to the MCU via the Master In Slave Out (MISO) line. On rising edge of CS, command data stored in the input register is then transferred to the output driver.



Figure 16. 33879 SPI System Daisy Chain

Multiple 33879 devices can be controlled in a parallel input fashion using the SPI. Figure 17 illustrates the control of 24 loads using three dedicated parallel MCU ports for chip select.





# 9.3 SPI Definition

A 16-bit command word is sent to the 33879 on each SPI communication and a 16-bit status word is received from the 33879. The MSB is sent and received first. As Table 7 shows, the Command Register defines the position and operation the 33879 performs on the rising edge of CS. The Fault Register, shown in Table 8, defines the previous state status of the output driver. Table 9 identifies the type of fault and the method by which the fault is communicated to the microprocessor.

 Table 7. Command register definition

| MSB        |            |            |            |            |            |            |            |            |            |            |            |            |            | LSB        |            |
|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|
| Bit 15     | Bit 14     | Bit 13     | Bit 12     | Bit 11     | Bit 10     | Bit 9      | Bit 8      | Bit 7      | Bit 6      | Bit 5      | Bit 4      | Bit 3      | Bit 2      | Bit 1      | Bit 0      |
| ON/<br>OFF |
| Open       | OUT 8      | OUT 7      | OUT 6      | OUT 5      | OUT 4      | OUT 3      | OUT 2      | OUT 1      |
| Load       |            |            |            |            |            |            |            |            |
| Detect     |            |            |            |            |            |            |            |            |
| 8          | 7          | 6          | 5          | 4          | 3          | 2          | 1          |            |            |            |            |            |            |            |            |

0 = Bits 0 to 7, Output commanded OFF.

- 0 = Bits 8 to 15, Open Load Detection Current OFF.
- 1 = Bits 0 to 7, Output commanded ON.
- 1 = Bits 8 to 15 Open Load Detection Current ON.

#### Table 8. Command register definition

| MSB    | MSB    |        |        |        |        |       |       |        |        |        |        |        |        |        | LSB    |
|--------|--------|--------|--------|--------|--------|-------|-------|--------|--------|--------|--------|--------|--------|--------|--------|
| Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  |
| 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     | OUT 8  |        | OUT 6  |        |        |        | OUT 2  |        |
|        |        |        |        |        |        |       |       | Status |

0 = Bits 0 to 7, No Fault at Output.

1 = Bits 0 to 7, Output Short-to-Battery, Short-to-GND, Open Load, or TLIM.

© 2023 NXP B.V. All rights reserved.

Bits 8 to 15 will always return "0".

| Table 9. Fault operation      |                                                                                                                                                                                                    |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Serial Output (DO) Pin F      | Reports                                                                                                                                                                                            |
| Overtemperature               | Fault reported by serial output (DO) pin.                                                                                                                                                          |
| Overcurrent                   | DO pin reports short to battery/supply or overcurrent condition.                                                                                                                                   |
| Output ON Open Load<br>Fault  | Not reported.                                                                                                                                                                                      |
| Output OFF Open Load<br>Fault | DO pin reports output OFF open load condition only with Open Load Detection Current<br>enabled.DO pin will report "0" for Output OFF Open Load Fault with Open Load Detection<br>Current disabled. |
| Device Shutdowns              |                                                                                                                                                                                                    |
| Overvoltage                   | Total device shutdown at $V_{PWR} = V_{PWR(OV)} V$ . Resumes normal operation with proper voltage.<br>All outputs assuming the previous state upon recovery from overvoltage.                      |
| Overtemperature               | Only the output experiencing an overtemperature shuts down. Output assumes previous state upon recovery from overtemperature.                                                                      |

# 9.4 Device operation

# 9.4.1 Power supply

The 33879 device has been designed with ultra-low Sleep mode currents. The device may enter Sleep mode via the EN pin or the VDD pin. In the Sleep mode (EN or VDD  $\leq 0.8$  V), the current consumed by the VPWR pin is less than 5.0 µA. Placing the 33879 in Sleep mode resets the internal registers to the Power-ON Reset state. The reset state is defined as all outputs off and open load detection current disabled. To place the 33879 in the Sleep mode, either command all outputs off and apply logic low to the EN input pin or remove power from the VDD supply pin. Prior to removing V<sub>DD</sub> from the device, it is recommended that all control inputs from the MCU be low.

# 9.4.2 Paralleling of outputs

Using MOSFETs as an output switch conveniently allows the paralleling of outputs for increased current capability.  $R_{DS(on)}$  of MOSFETs have an inherent positive temperature coefficient providing balanced current sharing between outputs without destructive operation. This mode of operation may be desirable in the event the application requires lower power dissipation or the added capability of switching higher currents. Performance of parallel operation results in a corresponding decrease in  $R_{DS(on)}$ , while the output OFF open load detection currents and the output current limits increase correspondingly. Paralleling outputs from two or more different IC devices is possible, but not recommended.

# 9.4.3 Fault Logic Operation

Fault logic of the 33879 device has been greatly simplified over other devices using SPI communications. As command word one is being written into the shift register, a fault status word is being simultaneously written out and received by the MCU. Regardless of the configuration, with no outputs faulted and open load detection current enabled, all status bits being received by the MCU are zero. When outputs are faulted (off state open circuit or on state short-circuit/overtemperature), the status bits being received by the MCU are one. The distinction between open circuit fault and short/overtemperature is completed via the command word. For example, when a zero command bit is sent and a one fault is received in the following word, the fault is open/short-to-battery for high-side drive or open/short-to-ground for low-side drive. In the same manner, when a one command bit is sent and a one fault is received in the following word, the fault is a short-to-ground/

overtemperature for high-side drive or short-to-battery/overtemperature for low-side drive. The timing between two write words must be greater than 300 µs to allow adequate time to sense and report the proper fault status.

# 9.4.4 SPI Integrity Check

Checking the integrity of the SPI communication with the initial power-up of the VDD and EN pins is recommended. After initial system start-up or reset, the MCU writes one 32-bit pattern to the 33879. The first 16 bits read by the MCU are 8 logic [0]s followed by the fault status of the outputs. The second 16 bits are the same bit pattern sent by the MCU. By the MCU receiving the same bit pattern it sent, bus integrity is confirmed. Note the second 16-bit pattern the MCU sends to the device is the command word and is transferred to the outputs with rising edge of CS. Important: A SCLK pulse count strategy has been implemented to ensure integrity of SPI communications. SPI messages consisting of 16 SCLK pulses and multiples of 8 clock pulses thereafter are acknowledged. SPI messages consisting of other than 16 + multiples of 8 SCLK pulses are ignored by the device.

# 9.4.5 Overtemperature Fault

Overtemperature detection and shutdown circuits are specifically incorporated for each individual output. The shutdown following an overtemperature condition is independent of the system clock or any other logic signal. Each independent output shuts down at 155 to 185 °C. When an output shuts down owing to an overtemperature fault, no other outputs are affected. The MCU recognizes the fault by a one in the fault status register. After the 33879 device has cooled below the switch point temperature and 15 °C hysteresis, the output activates unless otherwise told to shut down by the MCU via the SPI.

# 9.4.6 Overvoltage Fault

An overvoltage condition on the VPWR pin causes the device to shut down all outputs until the overvoltage condition is removed. When the overvoltage condition is removed, the outputs resume their previous state. This device does not detect an overvoltage on the VDD pin. The overvoltage threshold on the VPWR pin is specified as  $V_{PWR(OV)}$  V, with 1.0 V typical hysteresis. A  $V_{PWR}$  overvoltage detection is global, causing all outputs to be turned OFF.

# 9.4.7 Output OFF Open Load Fault

An output OFF open load fault is the detection and reporting of an open load when the corresponding output is disabled (input bit programmed to a logic low state). The Output OFF Open Load fault is detected by comparing the drain-to-source voltage of the specific MOSFET output to an internally generated reference. Each output has one dedicated comparator for this purpose. An output OFF open load fault is indicated when the drain-to-source voltage is less than the output threshold voltage ( $V_{OUT(FLT-TH)}$ ) of 2.5 to 4.0 V. Hence, the 33879 declares the load open in the OFF state when the output drain-to-source voltage is less than  $V_{OUT(FLT-TH)}$ .

This device has an internal 80 µA current source connected from drain to source of the output MOSFET. The current source may be programmed on or off via the SPI. The Power-ON Reset state for the current source is "off" and must be enabled via the SPI. To achieve low Sleep mode quiescent currents, the open load detection current source of each driver is switched off when VDD or EN is removed.

During output switching, especially with capacitive loads, a false output OFF open load fault may be triggered. To prevent this false fault from being reported, an internal fault filter of 100  $\mu$ s to 300  $\mu$ s is incorporated. A false fault reporting is a function of the load impedance, RDS(on), C<sub>OUT</sub> of the MOSFET, as well as the supply voltage, V<sub>PWR</sub>. The rising edge of  $\overline{CS}$  triggers the built-in fault delay timer. The timer times out before the fault comparator is enabled and the fault is detected. Once the condition causing the open load fault is removed, the device resumes normal operation. The open load fault, however, is latched in the output DO register for the MCU to read.

## 9.4.8 Shorted load fault

A shorted load (overcurrent) fault can be caused by any output being shorted directly to supply, or an output experiencing a current greater than the current limit. There are two safety circuits progressively in operation during load short conditions providing system protection:

- The device's output current is monitored in an analog fashion using SENSEFET approach and current limited.
- The device's output thermal limit is sensed and when attained causes only the specific faulted output to shutdown. The output remains off until cooled. The device then reasserts the output automatically. The cycle continues until fault is removed or the command bit instructs the output off. Shorted load faults are reported properly through the SPI regardless of open load detection current enable bits.

## 9.4.9 Undervoltage Shutdown

An undervoltage condition on VDD or VPWR results in the shutdown of all outputs. The  $V_{DD}$  undervoltage threshold is between 0.8 and 3.0 V.  $V_{PWR}$  undervoltage threshold is between 3.0 and 5.0 V. When the supplies fall below their respective thresholds, all outputs are turned OFF. As both supplies returns to normal levels, internal logic is reset and the device resumes normal operation.

#### 9.4.10 Output voltage clamp

Each output of the 33879 incorporates an internal voltage clamp to provide fast turn-off and transient protection of each output. Each clamp independently limits the drain-to-source voltage to 45 V for low-side drive configurations and -20 V for high-side drive configurations. The total energy clamped (EJ) can be calculated by multiplying the current area under the current curve (I<sub>A</sub>) times the clamp voltage (VCL). See Figure 18. Characterization of the output clamps, using a single pulse non-repetitive method at 0.35 A, indicates the maximum energy per output to be 50 mJ at 150°C junction temperature.



## 9.4.11 SPI configurations

The SPI configuration on the 33879 device is consistent with other devices in the Octal Serial Switch (OSS) family. This device may be used in serial SPI or parallel SPI with the 33298 and 33291. Different SPI configurations may be provided. For more information, contact NXP Analog Products Division or the local NXP representative.

#### 9.4.12 Reverse battery

The 33879 has been designed with reverse battery protection on the VPWR pin. All outputs consist of a power MOSFET with an integral substrate diode. During the reverse battery condition, current flows through the load via the substrate diode. Under this circumstance, relays may energize and lamps turn on. Where load reverse battery protection is desired, a reverse battery blocking diode must be placed in series with the load.

# **10** Package Dimensions

Important: For the most current revision of the package, visit www.nxp.com and perform a keyword search using the "98ARL10543D" drawing number listed below. Dimensions shown are provided for reference ONLY.





# MC33879



| © NXP SEMICONDUCTORS N. V.<br>ALL RIGHTS RESERVED | MECHANICAL OU | TLINE   | PRINT VERSION NO   | DT TO SCALE |
|---------------------------------------------------|---------------|---------|--------------------|-------------|
| TITLE: 32LD SOIC W/B, 0.65 PITCH                  |               |         | NT NO: 98ARL10543D | REV: F      |
| 5.7 X 4.6 EXPOSED PAD                             |               |         | RD: NON-JEDEC      |             |
| CASE OUTLINE                                      |               | S0T1746 | 5-1                | 01 FEB 2016 |

NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS B AND C TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- A THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE INTER-LEAD FLASH OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.4 mm. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT LESS THAN 0.07 mm.
- A EXACT SHAPE OF EACH CORNER IS OPTIONAL.
- THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 mm AND 0.3 mm FROM THE LEAD TIP.
- THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. THIS DIMENSION IS DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTER-LEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY.
- A THESE DIMENSIONS RANGES DEFINE THE PRIMARY KEEP−OUT AREA. MOLD LOCKING AND RESIN BLEED CONTROL FEATURES MAY BE VISIBLE AND THEY MAY EXTEND TO 0.9mm FROM MAXIMUM EXPOSED PAD SIZE

| © NXP SEMICONDUCTORS N. V.<br>ALL RIGHTS RESERVED | MECHANICAL OU | TLINE              | PRINT VERSION NO | DT TO SCALE |
|---------------------------------------------------|---------------|--------------------|------------------|-------------|
| TITLE: 32LD SOIC W/B, 0.65                        | DOCUMEN       | NT NO: 98ARL10543D | REV: F           |             |
| 5.7 X 4.6 EXPOSED PAD<br>CASE OUTLINE             |               | STANDAF            | RD: NON-JEDEC    |             |
|                                                   |               | SOT1746            | 5-1              | 01 FEB 2016 |

#### Figure 19. Package outline

# 11 Revision history

| Table 10. Revision history |                          |                                |                  |                |
|----------------------------|--------------------------|--------------------------------|------------------|----------------|
| Document ID                | Release date             | Data sheet status              | Change notice    | Supersedes     |
| MC33879 v.12.1             | 20230511                 | Product data sheet             | 2023040271       | MC33879 v.12.0 |
| Modifications              | • <u>Table 1</u> : Chang | ged part number to MC33        | 379TEK from MC33 | 879PEK         |
| MC33879 v.12.0             | 20220510                 | Product data sheet             | 2022030271       | MC33879 v.11.0 |
| MC33879 v.11.0             | 11/2015                  | Technical data sheet           | -                | MC33879 v.10.0 |
| MC33879 v.10.0             | 6/2012                   | Technical data sheet           | -                | MC33879 v.9.0  |
| MC33879 v.9.0              | 5/2012                   | Technical data sheet           | -                | MC33879 v.8.0  |
| MC33879 v.8.0              | 10/2009                  | Technical data sheet           | -                | MC33879 v.7.0  |
| MC33879 v.7.0              | 8/2008                   | Advance Information data sheet | -                | MC33879 v.6.0  |
| MC33879 v.6.0              | 6/2007                   | Advance Information data sheet | -                | MC33879 v.5.0  |
| MC33879 v.5.0              | 2/2006                   | Advance Information sheet      | -                | MC33879 v.4.0  |

# 12 Legal information

# 12.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <u>http://www.nxp.com</u>.

# 12.2 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

# 12.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Suitability for use in automotive applications - This NXP product has been qualified for use in automotive applications. If this product is used by customer in the development of, or for incorporation into, products or services (a) used in safety critical applications or (b) in which failure could lead to death, personal injury, or severe physical or environmental damage (such products and services hereinafter referred to as "Critical Applications"), then customer makes the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. As such, customer assumes all risk related to use of any products in Critical Applications and NXP and its suppliers shall not be liable for any such use by customer. Accordingly, customer will indemnify and hold NXP harmless from any claims, liabilities, damages and associated costs and expenses (including attorneys' fees) that NXP may incur related to customer's incorporation of any product in a Critical Application.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at <u>PSIRT@nxp.com</u>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

# 12.4 Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners. **NXP** — wordmark and logo are trademarks of NXP B.V.

# **Tables**

| Orderable Part Variations1         | Ta                                                         |
|------------------------------------|------------------------------------------------------------|
| Device variations2                 | Ta                                                         |
| Pin definitions5                   | Ta                                                         |
| Maximum ratings6                   | Ta                                                         |
| Static electrical characteristics7 | Ta                                                         |
|                                    | Device variations2<br>Pin definitions5<br>Maximum ratings6 |

| Tab. 7.<br>Tab. 8. | Dynamic electrical characteristics    10      Command register definition    18      Command register definition    18 |
|--------------------|------------------------------------------------------------------------------------------------------------------------|
| Tab. 9.            | Fault operation19                                                                                                      |
| Tab. 10.           | Revision history26                                                                                                     |

# **Figures**

| Fig. 1. | 33879 Simplified Internal Block Diagram   | 5 |
|---------|-------------------------------------------|---|
| Fig. 2. | 33879 Simplified application diagram4     | ł |
| Fig. 3. | Pin diagram5                              | ; |
| Fig. 4. | SPI timing diagram11                      |   |
| Fig. 5. | Valid Data Delay Time and Valid Time Test |   |
|         | Circuit 11                                |   |
| Fig. 6. | Valid data delay time and valid time      |   |
|         | waveforms11                               |   |
| Fig. 7. | Enable and disable time waveforms12       | 2 |
| Fig. 8. | IPWR vs. Temperature12                    | 2 |
| Fig. 9. | Sleep State IPWR vs. Temperature13        | 5 |

| Sleep State IPWR vs. VPWR                  | 13                                                                                                                                                                                                                                                                                               |
|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RDS(ON) vs. Temperature at 350 mA          | 13                                                                                                                                                                                                                                                                                               |
| RDS(ON) vs. VPWR at 350 mA                 | 14                                                                                                                                                                                                                                                                                               |
| Open Load Detection Current at Threshold . | 14                                                                                                                                                                                                                                                                                               |
| Open Load Detection Threshold vs.          |                                                                                                                                                                                                                                                                                                  |
| Temperature                                | 14                                                                                                                                                                                                                                                                                               |
| SPI Interface with microcontroller         | 17                                                                                                                                                                                                                                                                                               |
| 33879 SPI System Daisy Chain               | 17                                                                                                                                                                                                                                                                                               |
| Parallel Input SPI Control                 | 18                                                                                                                                                                                                                                                                                               |
| Output voltage clamping                    | 21                                                                                                                                                                                                                                                                                               |
| Package outline                            | 23                                                                                                                                                                                                                                                                                               |
|                                            | RDS(ON) vs. Temperature at 350 mA<br>RDS(ON) vs. VPWR at 350 mA<br>Open Load Detection Current at Threshold .<br>Open Load Detection Threshold vs.<br>Temperature<br>SPI Interface with microcontroller<br>33879 SPI System Daisy Chain<br>Parallel Input SPI Control<br>Output voltage clamping |

# MC33879

# Configurable Octal Serial Switch with Open Load Detect Current Disable

# Contents

| 1               | General description                |    |
|-----------------|------------------------------------|----|
| 2               | Features and benefits              | 1  |
| 3               | Ordering information               |    |
| 4               | Internal block diagram             |    |
| 5               | Applications                       | 4  |
| 6               | Simplified application diagram     |    |
| 7               | Pin connections                    | 5  |
| 7.1             | Pin diagram                        |    |
| 7.2             | Pin definitions                    |    |
| 8               | Electrical characteristics         |    |
| 8.1             | Maximum ratings                    | 6  |
| 8.2             | Static electrical characteristics  |    |
| 8.3             | Dynamic electrical characteristics | 10 |
| 8.4             | Timing diagrams                    | 11 |
| 8.5             | Typical electrical characteristics |    |
| 9               | Functional description             | 15 |
| 9.1             | Functional pin description         |    |
| 9.1.1           | CS Pin                             |    |
| 9.1.2           | SCLK Pin                           |    |
| 9.1.3           | DI Pin                             |    |
| 9.1.4           | DO Pin                             |    |
| 9.1.5           | EN Pin                             |    |
| 9.1.6           | IN5 and IN6 Pins                   |    |
| 9.1.7           | VDD Pin                            |    |
| 9.1.8           | VPWR Pin                           |    |
| 9.1.9<br>9.1.10 | D1–D8 Pins<br>S1–S8 Pins           |    |
| 9.1.10          | Exposed Pad Pin                    |    |
| 9.1.11<br>9.2   | MCU Interface description          |    |
| 9.2<br>9.2.1    | Introduction                       |    |
| 9.2.1           | SPI Definition                     |    |
| 9.4             | Device operation                   |    |
| 9.4.1           | Power supply                       |    |
| 9.4.2           | Paralleling of outputs             |    |
| 9.4.3           | Fault Logic Operation              |    |
| 9.4.4           | SPI Integrity Check                |    |
| 9.4.5           | Overtemperature Fault              |    |
| 9.4.6           | Overvoltage Fault                  |    |
| 9.4.7           | Output OFF Open Load Fault         |    |
| 9.4.8           | Shorted load fault                 |    |
| 9.4.9           | Undervoltage Shutdown              |    |
| 9.4.10          | Output voltage clamp               |    |
| 9.4.11          | SPI configurations                 |    |
| 9.4.12          | Reverse battery                    |    |
| 10              | Package Dimensions                 |    |
| 11              | Revision history                   |    |
| 12              | Legal information                  |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © 2023 NXP B.V.

All rights reserved.

For more information, please visit: http://www.nxp.com