#### **General Description** The MAX435 and MAX436 are high-speed, wideband transconductance amplifiers (WTAs) with true differential, high-impedance inputs. Their unique architecture provides accurate gain without negative feedback, eliminating closed-loop phase shift - a primary cause of circuit oscillation in conventional high-speed amplifiers. The output of the WTA is a current that is proportional to the applied differential input voltage, providing inherent short-circuit protection for the outputs. Circuit gain is set by the ratio of two impedances and an internally set current gain factor (K). The current output and the absence of negative feedback allow the differential output MAX435 to achieve a bandwidth of 275MHz, an 800V/µs slew rate, and a 1% settling time of 18ns to a 0.5V step input. The singleended output MAX436 achieves a bandwidth of 200MHz, an 850V/µs slew rate, and a 1% settling time of 18ns to a 0.5V step input. Both amplifiers offer exceptional wideband common-mode rejection, with a CMRR of 53dB at 10MHz. 300µV input offset voltage offers a level of DC precision rarely found in high-speed op amps. Unlike current-feedback amplifiers, the MAX435/MAX436 have fully symmetrical, high-impedance inputs that tolerate wide differential input voltages without destructive failure or amplifier saturation, virtually eliminating overload recovery time. The unique performance features of these WTAs suit them for a wide variety of applications, such as high-speed instrumentation amplifiers and wideband, high-gain bandpass amplifiers. And, with its differential output, the MAX435 can be used in high-speed differential line driver and receiver applications. ## **Applications** High-Speed Instrumentation Amplifiers **High-Speed Filters** Wideband, High-Gain Bandpass Amplifiers Differential Line Receivers Differential Line Drivers #### **Features** - ♦ 275MHz Bandwidth (MAX435) - ♦ 850V/µs Slew Rate - ♦ 18ns Settling Time to 1% - ♦ 53dB CMRR at 10MHz - ♦ Low Noise, 7nV/√Hz at 1kHz - ♦ No Feedback - ♦ True Differential High-Impedance Inputs - ♦ Shutdown Capability: 450µA (MAX435) ## **Ordering Information** | PART | TEMP. RANGE | PIN-PACKAGE | | |-----------|---------------------------|----------------|--| | MAX435CPD | 0°C to +70°C | 14 Plastic DIP | | | MAX435CSD | 0°C to +70°C | 14 SO | | | MAX435C/D | 0°C to +70°C | Dice* | | | MAX435EPD | -40°C to +85°C | 14 Plastic DIP | | | MAX435ESD | -40°C to +85°C | 14 SO | | | MAX435MJD | -55°C to +125°C 14 CERDIP | | | Ordering Information continued on last page. ## Pin Configurations #### Typical Operating Circuits MIXIM Maxim Integrated Products 1 Dice are specified at TA = +25°C, DC parameters only. #### **ABSOLUTE MAXIMUM RATINGS** | Total Supply Voltage (V+ to V-) | . 12V | |-------------------------------------------------------|--------| | Positive Supply Voltage (V+ to GND) | . 6.0V | | Negative Supply Voltage (V- to GND) | -6.0V | | Input Voltage (V 0.3V) to (V+ + | 0.3V) | | Current Limit through Z+ or Z | 10mA | | Output Short-Circuit Duration Contin | nuous | | ISET Short-Circuit Duration (to GND or VEE) | 1 sec | | Continuous Power Dissipation (T <sub>A</sub> = +70°C) | | | Plastic DIP (derate 10.00mW/*C above +70°C) 80 | WmOC | | | | | SQ (derate 8.33mW/°C above +70°C) | 667mW<br>727mW | |--------------------------------------|----------------| | Operating Temperature Ranges: | | | MAX43_C 0°C | io +70°C | | MAX43_E40°C | to +85°C | | MAX43_MJD | +125°C | | Storage Temperature Range65°C to | +160°C | | Lead Temperature (soldering, 10 sec) | +300°C | | | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **ELECTRICAL CHARACTERISTICS - MAX435** $(V+=5V, V-=-5V, -2.5V \le |N+\le 2.5V, -2.5V \le |N+\le 2.5V, Z_{L+}=Z_{L-}=50\Omega, Z_t=400\Omega, R_{SET}=5.9k\Omega, T_A=+25^{\circ}C, T_j=+25^{\circ}C, unless otherwise noted. Specification is at +25^{\circ}C junction temperature due to requirements of high-speed automatic testing. Actual values at operating temperatures may exceed the value at <math>T_j=+25^{\circ}C$ . No-load operating junction temperature may rise 30°C to 50°C above ambient.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |-------------------------------------------|----------------|------------------------------------------------------------|-------|-------|-------|---------|--| | Operating Supply Voltage | V+, V- | -55°C to +125°C | ±4.75 | ±5.00 | ±5.25 | V | | | Supply Current | Is | -55°C to +125°C | 30 | 35 | 41 | mA | | | Input Voltage Range | IN+, IN- | -55°C to +125°C | -2.5 | | 2.5 | ٧ | | | Input Offset Voltage | Vos | | | 0.3 | 3.0 | mV | | | Input Offset-Voltage Drift | ΔVos/ΔT | | | 3.5 | | μV/°C | | | | | T <sub>A</sub> = +25°C | | 1.0 | 3.0 | | | | Input Bias Current | l <sub>B</sub> | 0°C to +70°C | | | 5 | ا میر [ | | | mpat blad Garrent | .5 | -40°C to +85°C | | | 10 | | | | | | -55°C to +125° | | | 10 | | | | Input Resistance | RiN | | 200 | 800 | | kΩ | | | DC Resistance Looking into Z+ or Z- | Rz | | | 0.15 | 1.50 | Ω | | | Output Voltage Range | Vout+, Vout- | $Z_{L+} = Z_{L-} = 500\Omega$ | -3.5 | | 3.5 | ٧ | | | Output Impedance | Rout | | 2.0 | 3.5 | | kΩ | | | Output Current | lout | | -10 | | 10 | mA | | | Differential Output Offset Current | los, DIFF | Z+ and Z- are open, inputs are grounded | -140 | 0 | 140 | μА | | | Output Offset Current (either side) | los | Z+ and Z- are open, inputs are grounded | -100 | -20 | 100 | μА | | | Output Offset-Current Drift (either side) | ΔΙος/ΔΤ | Z+ and Z- are open, inputs are grounded | | 2.3 | | μA/°C | | | | | T <sub>A</sub> = +25°C | 3.90 | 4.00 | 4.10 | | | | Current Gain Ratio | к | 0°C to +70°C | 3.80 | | 4.15 | A/A | | | Current Cam Hado | | -40°C to +85°C | 3.70 | | 4.15 | | | | | | -55°C to +125° | 3.60 | | 4.20 | | | | Common Maria Baileania - Baria | CMRR | At DC | 70 | 90 | | - dB | | | Common-Mode Rejection Ratio | CIVIER | At 10MHz, $Z_t = 200\Omega$ , $Z_{L+} = Z_{L-} = 25\Omega$ | | 53 | | 1 46 | | | Power-Supply Rejection Ratio | PSRR | At DC | 50 | 77 | | dB | | | Settling Time to 1% | ts | $Z_1 = 200\Omega$ , $Z_{L+} = Z_{L-} = 25\Omega$ | | 18 ` | | ns | | | Slew Rate | SR | Z <sub>t</sub> shorted | | 800 | | V/μs | | | SIEM HAIR | J. | $Z_t$ shorted, $Z_{L+} = Z_{L-} = 25\Omega$ | | 550 | | ν/μδ | | | -3dB Bandwidth | BW | $Z_{t} = 200\Omega$ , $Z_{L+} = Z_{L-} = 25\Omega$ | | 275 | | MHz | | | Input Noise-Voltage Density | en | At 1kHz, single-ended input, $Z_t = 50\Omega$ | | 7.0 | | nV/√Hz | | ## **ELECTRICAL CHARACTERISTICS - MAX436** $(V+=5V, V-=-5V, -2.5V \le IN+ \le 2.5V, -2.5V \le IN+ \le 2.5V, Z_{L+}=50\Omega, Z_t=400\Omega, R_{SET}=5.9k\Omega, T_A=+25^{\circ}C, T_j=+25^{\circ}C, unless otherwise noted. Specification is at +25^{\circ}C junction temperature due to requirements of high-speed automatic testing. Actual values at operating temperatures may exceed the value at <math>T_j=+25^{\circ}C$ . No-load operating junction temperature may rise 30°C to 50°C above ambient.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |-------------------------------------|-----------------|---------------------------------------------------|-------|-------|-------|--------|--| | Operating Supply Voltage | V+, V- | -55°C to +125°C | ±4.75 | ±5.00 | ±5.25 | V | | | Supply Current | Is | -55°C to +125°C | 30 | 35 | 41 | mA | | | Input Voltage Range | IN+, IN- | -55°C to +125°C | -2.5 | | 2.5 | V | | | Input Offset Voltage | Vos | | | 0.3 | 3.0 | mV . | | | Input Offset-Voltage Drift | ΔVos/ΔΤ | | | 3.5 | | μV/°C | | | | | T <sub>A</sub> = +25°C | | 1.0 | 3.0 | | | | Input Bias Current | l <sub>B</sub> | 0°C to +70°C | | | 5 | Д Д | | | mpar Bras Garrent | | -40°C to +85°C | | | 10 | | | | | | -55°C to +125° | | | 10 | | | | Input Resistance | R <sub>IN</sub> | | 200 | 700 | | kΩ | | | DC Resistance Looking into Z+ or Z- | Rz | | | 0.15 | 1.50 | Ω | | | Output Voltage Range | Vout+, Vout- | $Z_{L+} = 500\Omega$ | -3.5 | | 3.5 | V | | | Output Impedance | Rout | | 2.0 | 3.3 | | kΩ | | | Output Current | lout | | -20 | | 20 | mA | | | Output Offset Current | los | Z+ and Z- are open, inputs are grounded. | -100 | 6 | 100 | μA | | | Output Offset-Current Drift | Δlos/ΔT | Z+ and Z- are open, inputs are grounded. | | 0.75 | | μA/⁺C | | | | к | T <sub>A</sub> = +25°C | 7.8 | 8.0 | 8.2 | A/A | | | Current Gain Ratio | | 0°C to +70°C | 7.7 | | 8.3 | | | | Current dan nado | | -40°C to +85°C | 7.6 | | 8.3 | | | | | | -55°C to +125° | 7.4 | | 8.4 | | | | O Marda Baisarias Baria | CMRR | At DC | 70 | 84 | | dB | | | Common-Mode Rejection Ratio | CIVILL | At 10MHz, $Z_t = 200\Omega$ , $Z_{L+} = 25\Omega$ | | 53 | | 7 UB | | | Power-Supply Rejection Ratio | PSRR | At DC | 40 | 50 | | dB | | | Settling Time to 1% | ts | $Z_t = 200\Omega$ , $Z_{L+} = 25\Omega$ | | 18 | | ns | | | | SR | Z <sub>t</sub> shorted | | 850 | | V/μs | | | Slew Rate | <b>Э</b> Н | $Z_t$ shorted, $Z_{L+} = Z_{L-} = 25\Omega$ | | 450 | | | | | -3dB Bandwidth | BW | $Z_t = 200\Omega$ , $Z_{L+} = 25\Omega$ | | 200 | | MHz | | | Input Noise-Voltage Density | en | At 1kHz, single-ended input, $Z_t = 50\Omega$ | | 7.0 | | nV/√Hz | | -200 COMMON-MODE INPUT VOLTAGE (V) # **Wideband Transconductance Amplifiers** 0 20 40 60 80 TEMPERATURE (°C) -60 -40 -20 20 40 60 80 100 120 140 -60 -40 -20 0 20 40 60 80 100 120 140 MIXIM TEMPERATURE (°C) # MAX435/MAX436 # Wideband Transconductance Amplifiers ## Typical Operating Characteristics (continued) ## \_Typical Operating Characteristics (continued) # MAX435/MAX436 # Wideband Transconductance Amplifiers ## Typical Operating Characteristics (continued) #### **MAX436** ٦ ## Typical Operating Characteristics (continued) ## Pin Description | Р | PIN | | FUNCTION | | |-----------|-----------|--------------------------------|---------------------------------------|--| | MAX435 | MAX436 | NAME | FUNCTION | | | 1, 12, 14 | 1, 12, 14 | ٧+ | Positive Power Supply (+5V) | | | 2 | 2 | IN+ | Noninverting Amplifier Input | | | 3 | 3 | Z+ | Positive Transconductance<br>Terminal | | | 4 | 4, 9 | N.C. | No Connect - Leave this pin open | | | 5 | 5 | Z- | Negative Transconductance<br>Terminal | | | 6 | 6 | IN- | Inverting Amplifier Input Terminal | | | 7, 8, 10 | 7, 8, 10 | ٧- | Negative Power Supply (-5V) | | | 9 | _ | lour- | Inverting Differential Output | | | 11 | 11 | ISET | Supply-Current Set Terminal | | | 13 | - | lout+ | Noninverting Differential Output | | | _ | 13 | IOUT Amplifier Output Terminal | | | ## Theory of Operation The MAX435/MAX436 are wideband transconductance amplifiers (WTA) that operate with no feedback. These amplifiers are intrinsically stable since closed-loop phase shift does not affect amplifier stability. Unlike conventional voltage-mode amplifiers, WTAs need no compensation from an internally set dominant pole. Voltage-mode amplifiers require this pole to roll off openloop gain and prevent oscillation from high-frequency phase shift. Figure 1. a) MAX435 Operational Model. b) MAX436 Operational Model. The MAX435/MAX436's unique architecture allows singleended (MAX436) or differential (MAX435) signal gain to be set by the ratio of two impedances: the user-selected transconductance element or network (Zt), and the output load impedance (ZL). The WTAs are essentially voltagecontrolled current sources, as shown in Figure 1. The MAX435/MAX436's output is a current proportional to the differential input voltage, and inversely proportional to the impedance of the user-selected transconductance element or network (Zt). The current output provides inherent short-circuit protection for the output terminals. A differential input voltage (VIN) applied between the input terminals causes current to flow in the transconductance element (Zt). This current is equal to VIN/Zt. The current in the transconductance element is multiplied by the preset current gain (K) of the WTA, and appears at the output terminal(s) as a current equal to (K) x (VIN)/Zt. This current flows through the load impedance to produce an output voltage according to the following equation: $$Vout = K\left(\frac{Z_L}{Z_t}\right)V_{IN}$$ Where: K = WTA Current-Gain Ratio Z<sub>L</sub> = Output Load Impedance Zt = Transconductance Element Impedance VIN= Differential Input Voltage Unlike current-feedback amplifiers, the MAX435/MAX436 have symmetrical inputs with an input impedance of about $750 k\Omega$ . This allows true differential input applications to be realized, as shown in the MAX435 *Typical Operating Circuit*. And, because the input is symmetrical, opposite signal polarity can be obtained by swapping the input terminals. With proper selection of component values, it is possible to implement an amplifier circuit that accepts differential input voltages covering the WTA's entire input voltage range (-2.5V to +2.5V), without overloading its output stage. This characteristic makes the MAX435/MAX436 ideal for use in wideband instrumentation amplifiers, differential receivers, and settling-time measurement circuits. # \_\_Design Procedure Setting the Circuit Gain The MAX435/MAX436 produce an output current by multiplying a differential input voltage, V<sub>IN</sub>, by the transconductance, K/Zt. The voltage gain (Av) is set by the impedance of the transconductance network ( $Z_t$ ) and the output load impedance ( $Z_L$ ), according to the following formula: $$A_V = K \left( \frac{Z_L}{Z_t} \right)$$ The factor K in the gain equation refers to the WTA's current gain. K is factory trimmed to provide a low-drift, stable circuit gain for WTA applications. K is trimmed to 4.0 ±2.5% for the MAX435, to 8.0 ±2.5% for the MAX436. The factor $Z_t$ in the gain equation is the impedance of a user-selected, 2-terminal transconductance element or network. This network is connected across the WTA's transconductance terminals, labeled as $Z_t$ and $Z_t$ . The transconductance network should be selected, along with the output impedance, to provide the desired circuit gain and frequency shaping. To maintain linearity, the transconductance network should also be selected so that the current flowing through it, equal to $V_{IN}/Z_t$ , does not exceed 2.5mA under worst-case conditions of maximum input voltage and minimum transconductance element impedance ( $Z_t$ ). Output current should not exceed $\pm 10$ mA per output for the MAX435, or $\pm 20$ mA for the MAX436. #### Supply Current (ISET)Control An external current source controls the WTA's internal current. Connecting an external resistor (RSET) from the ISET pin to the negative power supply (V-) controls the current source. The typical value for this resistor is $5.9k\Omega$ , which provides an output-current drive capability of $\pm 10\text{mA}$ per output for the MAX435, $\pm 20\text{mA}$ for the MAX436. Connect a $0.22\mu\text{F}$ ceramic capacitor from the ISET pin to V+, to decouple the current source. A larger resistor value will reduce the devices' supply current, power dissipation, and output-current drive capability. A smaller resistor value may also be used to increase the output-current capability, but take care that the power dissipation rating for the device package type is not exceeded for the specific circuit operating conditions. It is especially important to consider the maximum load current and ambient operating temperature of the circuit. Refer to the graphs in the *Typical Operating Characteristics* section for typical values of load current and power dissipation for different values of RSET. #### Shutdown Mode The WTA supply current varies with the value of RSET, but it is relatively independent of the differential input voltage and the output load. The WTAs achieve much of their high-speed performance by maintaining a constant level of current within the internal transistors, and steering some of this current to the output when a differential input voltage is applied. To reduce power dissipation when the output load does not need to be actively driven, the ISET pin can be used to place the WTA into a low-power shutdown mode. If the ISET pin is disconnected from the RSET resistor and left open, the supply current of the MAX435 is reduced to approximately 450μA, while the supply current of the MAX436 is reduced to approximately 850μA. To reactivate the WTA, simply reconnect the ISET pin to the RSET resistor. | PIN | RSET | Supply Current<br>(µA Typ, +25°C) | | | |-----------|-----------|-----------------------------------|--------|--| | | | MAX435 | MAX436 | | | ISET (11) | Open (00) | 450 | 850 | | #### DC Accuracy The DC accuracy of circuits implemented with the MAX435/MAX436 is affected by several parameters, including: - 1) Input Offset Voltage - 2) Output Offset Current - 3) Accuracy of WTA Current Gain Factor (K) - 4) Tolerance of External Transconductance and Load Impedances The input offset voltage of the WTA is caused by a mismatch of VBE voltages between the transistors in the amplifier input stage - the same mechanism that produces input offset voltages in ordinary bipolar amplifiers. The input offset voltage is measured as the voltage between the transconductance terminals (from Z+ to Z-), with each of the inputs (IN+ and IN-) grounded and no transconductance element in the circuit (Z+ and Z- are open). In an actual application circuit, the input offset voltage causes a current to flow in the transconductance element when no differential voltage is applied at the input terminals. This current is then multiplied by K to produce an error current at the output terminal(s). A second source of DC error is the output offset current. This parameter is measured with no transconductance element in the circuit (Z+ and Z- are open) and the input terminals (IN+ and IN-) grounded. Output offset current is the current that flows from an output terminal of the WTA under these conditions. The output offset current is the result of imperfect matching of devices in the output current mirror(s) of the WTA. The output current caused by the input offset voltage, as discussed previously, is NOT included in the Output Offset Current specification, since that component of the total output current will vary with the value of the transconductance element. Figure 2. Finite Output-Impedance of WTA The total DC output voltage error (at each output for the MAX435) due to the input offset voltage and output offset current is calculated with the following formulas: #### MAX435: $$V_{ERR+} = (R_L+)\left[(los+) + (K)\left(\frac{V_{OS}}{R_t}\right)\right]$$ $$V_{ERR} = (R_L -) \left[ (los -) - (K) \left( \frac{Vos}{Rt} \right) \right]$$ $$V_{ERR}(DIFF) = (V_{ERR} +) - (V_{ERR} -)$$ #### MAX436: $$V_{ERR} = RL \left( los + K \frac{V_{OS}}{Rt} \right)$$ Where: VERR = Output-Voltage Error RL = Output Load Resistance Rt = Transconductance Element Resistance los = Output Offset Current Vos = Input Offset Voltage (from Z+ to Z-) K = WTA Current Gain Variation of the current gain factor (K) between devices and over operating temperature is also a source of gain error in WTA applications. K for each of the devices is factory trimmed to an initial tolerance of ±2.5%. The variation of K with operating temperature is listed in the *Electrical Characteristics* tables. The finite output impedance also affects the amplifier gain. The output(s) are voltage-controlled current sources. An ideal current source would have an infinite output impedance, so that the output current would be independent of the load impedance. In practice, the MAX435/MAX436's output impedance is about $3.5k\Omega$ . As shown in Figure 2, the WTA output impedance (ROUT) is paralleled with the circuit load impedance (RL), reducing the equivalent load impedance. After accounting for the finite WTA output impedance (ROUT), the actual circuit gain is calculated with the following formula: $$A_V = \frac{V_{OUT}}{V_{IN}} = \!\! \left(\! \frac{K}{R_t} \!\right) \!\! \left[ \frac{\left(R_{OUT}\right) \left(R_L\right)}{R_{OUT} + R_L} \right]$$ The voltage gain error $(\Delta \hat{A} Y)$ with respect to the theoretical gain $(AY = K \times RL/Rt)$ is equal to: $$\frac{\Delta AV}{AV} = \frac{RL}{RL + ROUT}$$ #### Power-Supply Bypassing and Board Layout Although the WTA architecture eliminates closed-loop phase shift as a source of circuit oscillation, careful high-frequency circuit design methods should be used to optimize the performance of WTA circuits. Proper power-supply bypassing and board layout deserve careful attention. It is recommended that a ground plane be used with the MAX435/MAX436. The ground plane should include the entire portion of the PC board that is not dedicated to a specific signal trace. Sockets are not recommended with the WTAs, because the additional pin-to-pin capacitance they introduce degrades wideband performance. Keep the length of traces connecting to the WTA input terminals as short as possible to minimize signal reflections and/or inductive coupling of high-frequency signals to the WTA. If the input signals must travel more than a few inches, use controlled impedance lines or coaxial cables; all signals should be properly terminated. Minimize the PCB pad Figure 3. MAX435 Coaxial Cable Driving Circuit Figure 4. MAX435 Pulse Response Figure 5. MAX436 Coaxial Cable Driving Circuit Figure 6. MAX436 Pulse Response area for input connections, to prevent capacitive coupling of stray high-frequency signals. Passive components used with the WTA should preferably be surface mount, to minimize stray inductance. If surface-mount components are not used, component lead lengths should be kept to an absolute minimum. Bypass each power supply directly to the ground plane with a 0.22µF ceramic capacitor, placed as close to the supply pins as possible. Bypass the ISET pin with a 0.22µF ceramic capacitor to the V+ pin. Keep capacitor lead lengths as short as possible to minimize series inductance; surface-mount (chip) capacitors are ideal for this application. Figure 7. Summing Amplifier #### Capacitive Load Driving Since the WTA requires no feedback, phase shift due to capacitive loading of the output will not degrade the circuit stability. The primary effect of capacitive loading is a reduction in the output slew rate and bandwidth, which is limited by the rate at which the WTA output current can charge the capacitive load. Avoid capacitive coupling from the WTA output terminals to the input or transconductance terminals, since it introduces high-frequency feedback and possible oscillations. ## **Application Circuits** The WTA's unique architecture allows the implementation of many unique application circuits, some of which have been included here. For the sake of clarity, bypass capacitors and the RSET resistor have not been shown in the following applications circuit schematics. The value of RSET is $5.9k\Omega$ for every application circuit in Figures 3-16. For every application circuit in this data sheet, each power supply was bypassed to GND with a $0.22\mu F$ ceramic capacitor. The ISET pin was bypassed to V+with a $0.22\mu F$ ceramic capacitor. Figure 8. Lowpass Amplifier Figure 9. Lowpass Amplifier Gain vs. Frequency #### **Coaxial Cable Drivers** To maximize power transfer and minimize distortion of high-speed signals, transmission lines must be terminated at the source and receiving ends with the characteristic impedance of the line itself. A $50\Omega$ coaxial cable requires an impedance of $50\Omega$ at each end for optimum performance. With voltage-mode amplifiers, the transmitting end of a coaxial cable is typically back-terminated with a resistor in series with the amplifier output, since the voltage-mode amplifier's output has a very low impedance. The WTA output is a current source, so its output impedance is relatively high (approximately $3.5 k\Omega$ ). Therefore, when driving coaxial cables with the WTA, the back-termination resistor should be placed in parallel with the output impedance of the WTA, as shown in Figures 3 and 5. Note that back terminating cables in this manner will reduce the effective voltage gain of the circuit by a factor of 2. The pulse response of the circuit in Figure 3 is shown in Figure 4, while Figure 6 is the pulse response of Figure 5's circuit. Figure 10. Highpass Amplifier Figure 11. Highpass Amplifier Gain vs. Frequency #### **Summing Amplifier** Two or more signals can be summed together by simply tying the output terminals of WTA's together as shown in Figure 7. #### Lowpass Amplifier A parallel RC network at the amplifier output will result in the lowpass amplifier circuit of Figure 8, with a -3dB comer frequency of: $$F_C = \frac{1}{(2\pi) (R_L) (C_L)}$$ The response of Figure 8's circuit with Rt = 100 $\Omega$ , CL = 6.8nF and RL = 25 $\Omega$ is plotted in Figure 9. #### Highpass Amplifier A series RC network between the transconductance terminals, as shown in the circuit of Figure 10, will produce a highpass amplifier. The response of this circuit is plotted in Figure 11, for $R_t=100\Omega,\,C_t=6.8\text{nF}$ and $R_L=25\Omega.$ Figure 12. Bandpass Amplifier Figure 13. Bandpass Amplifier Gain vs. Frequency #### **Bandpass Amplifier** Since there is no interaction between the transconductance network impedance and the output load impedance, poles and zeros in the WTA transfer function can be independently set by the two impedance networks. The circuit in Figure 12 is a bandpass amplifier, with the low corner frequency set by the impedance of the transconductance network. The high corner frequency is set by the impedance of the RC network at the amplifier output. The passband gain is (K) x (RL/Rt). Figure 13 is a plot of the response of the circuit in Figure 12, with R<sub>t</sub> = 100 $\Omega$ , C<sub>t</sub> = 20nF, R<sub>L</sub> = 25 $\Omega$ , and C<sub>L</sub> = 395pF. Figure 14, Tuned Amplifier Figure 15. Tuned Amplifier Gain vs. Frequency #### **Tuned Amplifier** The circuit in Figure 14 is a tuned amplifier circuit, tuned to the resonant frequency of the LC transconductance network, or $$FC = \frac{1}{2\pi\sqrt{1+Ct}}$$ The impedance of the transconductance network is a minimum at the resonant frequency, providing maximum amplifier gain at that frequency. The Q of the amplifier is a function of the parasitic components associated with the LC network. Figure 15 is the frequency response of the circuit in Figure 14, with $L_t = 2.93\mu H$ and $C_t = 9.9pF$ . Figure 16. Crystal Tuned Amplifier Figure 17. Crystal Tuned Amplifier Gain vs. Frequency The high-frequency gain of this circuit (beyond the resonant frequency) can be further reduced by increasing the load capacitance. #### **Crystal Tuned Amplifier** If a higher Q and more accurate control of the tuned amplifier frequency is required, a crystal can replace the tuned LC network as the WTA transconductance element, as shown in the "Crystal Tuned Amplifier" circuit of Figure 16. The crystal's impedance is a minimum at its resonant frequency, resulting in maximum gain for the amplifier circuit at that frequency. The frequency response of Figure 16's circuit with a 25MHz crystal is shown in Figure 17. #### Video Twisted-Pair Driver/Receiver Circuit For distances less than about 5000 ft. (1500m), a single channel of baseband (composite) video can be transmitted with surprisingly high quality across twisted-pair cabling, saving significant cost over traditional coaxial cabling. When using twisted pair as a transmission medium, two things are of highest importance: balanced (differential) transmission, to minimize common-mode noise, and proper termination to minimize reflections. The MAX435/MAX436, with 53dB CMRR at 10MHz and high input and output impedance, are well suited for this application. Figure 18's circuit illustrates the MAX435 and MAX436 used as a driver/receiver circuit for twisted-pair video transmissions. One differential output MAX435 drives the balanced twisted pair from a ground-referred input signal, eliminating the need for a balun transformer or two single-ended output drivers. Figure 18. Video Twisted Pair Driver/Receiver Circuit The receiver circuit uses the single-ended output MAX436 for balanced to single-ended line conversion. The $100\Omega$ resistor from IN+ to IN- provides proper line termination. The transconductance network (from Z+ to Z-) performs the gain adjustment (+6dB), as well as line equalization Line equalization is sometimes required to boost the high-frequency gain of the receiver to account for the limited bandwidth of the twisted pair. In Figure 18's circuit, compensation is achieved by adjusting R1 for proper **brightness** (to boost overall gain to compensate for ohmic losses), and C1 for best **color** (to add a zero/pole pair to extend the bandwidth). Since this equalization is done on the receiver end, the end user simply views the screen and adjusts the controls for the best picture. For many NTSC applications, this line equalization may not be necessary, since the NTSC monitor performs a fair amount of loss equalization by calibrating to the test patterns in the vertical interval test signal (VITS). ## Ordering Information (continued) | PART | TEMP. RANGE | PIN-PACKAGE | |-----------|-----------------|----------------| | MAX436CPD | 0°C to +70°C | 14 Plastic DIP | | MAX436CSD | 0°C to +70°C | 14 SO | | MAX436C/D | 0°C to +70°C | Dice* | | MAX436EPD | -40°C to +85°C | 14 Plastic DIP | | MAX436ESD | -40°C to +85°C | 14 SO | | MAX436MJD | -55°C to +125°C | 14 CERDIP | <sup>\*</sup> Dice are specified at T<sub>A</sub> = +25°C, DC parameters only. ## Chip Topography #### MAX435/MAX436 TRANSISTOR COUNT: 230; SUBSTRATE CONNECTED TO V-. Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.