**DRV5023** # SLIS151G -MAY 2014-REVISED SEPTEMBER 2016 **DRV5023 Digital-Switch Hall Effect Sensor** ### **Features** - Digital Unipolar-Switch Hall Sensor - Superior Temperature Stability - Sensitivity ±10% Over Temperature - Multiple Sensitivity Options (B<sub>OP</sub> / B<sub>RP</sub>): - 3.5 / 2 mT (FA, see Figure 24) - 6.9 / 3.2 mT (AJ, see Figure 24) - 14.5 / 6 mT (BI, see Figure 24) - Supports a Wide Voltage Range - 2.5 to 38 V - No External Regulator Required - Wide Operating Temperature Range - T<sub>A</sub> = -40 to 125°C (Q, see Figure 24) - Open Drain Output (30-mA Sink) - Fast 35-µs Power-On Time - Small Package and Footprint - Surface Mount 3-Pin SOT-23 (DBZ) - 2.92 mm × 2.37 mm - Through-Hole 3-Pin TO-92 (LPG) - $-4.00 \text{ mm} \times 3.15 \text{ mm}$ #### **Protection Features** Reverse Supply Protection (up to –22 V) **Output State** - Supports up to 40-V Load Dump - Output Short-Circuit Protection - Output Current Limitation # 2 Applications - **Docking Detection** - Door Open and Close Detection - **Proximity Sensing** - Valve Positioning - **Pulse Counting** # 3 Description The DRV5023 device is a chopper-stabilized Hall Effect Sensor that offers a magnetic sensing solution with superior sensitivity stability over temperature and integrated protection features. When the applied magnetic flux density exceeds the BOP threshold, the DRV5023 open-drain output goes low. The output stays low until the field decreases to less than BRP, and then the output goes to high impedance. The output current sink capability is 30 mA. A wide operating voltage range from 2.5 to 38 V with reverse polarity protection up to -22 V makes the device suitable for a wide range of industrial applications. Internal protection functions are provided for reverse supply conditions, load dump, and output short circuit or over current. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|------------|-------------------| | | SOT-23 (3) | 2.92 mm × 1.30 mm | | DRV5023 | TO-92 (3) | 4.00 mm × 3.15 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. **SOT-23** TO-92 # **Table of Contents** | 1 | Features 1 | | 7.3 Feature Description | 10 | |---|--------------------------------------|----|-----------------------------------------------------|------| | 2 | Applications 1 | | 7.4 Device Functional Modes | 15 | | 3 | Description 1 | 8 | Application and Implementation | 16 | | 4 | Revision History2 | | 8.1 Application Information | 16 | | 5 | Pin Configuration and Functions 4 | | 8.2 Typical Applications | 16 | | 6 | Specifications5 | 9 | Power Supply Recommendations | 18 | | | 6.1 Absolute Maximum Ratings 5 | 10 | Layout | . 19 | | | 6.2 ESD Ratings | | 10.1 Layout Guidelines | 19 | | | 6.3 Recommended Operating Conditions | | 10.2 Layout Example | 19 | | | 6.4 Thermal Information5 | 11 | Device and Documentation Support | 20 | | | 6.5 Electrical Characteristics | | 11.1 Device Support | 20 | | | 6.6 Switching Characteristics | | 11.2 Receiving Notification of Documentation Update | s 21 | | | 6.7 Magnetic Characteristics 6 | | 11.3 Community Resources | 21 | | | 6.8 Typical Characteristics | | 11.4 Trademarks | 21 | | 7 | Detailed Description9 | | 11.5 Electrostatic Discharge Caution | 21 | | | 7.1 Overview 9 | | 11.6 Glossary | 21 | | | 7.2 Functional Block Diagram9 | 12 | Mechanical, Packaging, and Orderable Information | 21 | # 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | CI | hanges from Revision F (May 2016) to Revision G | Page | |----------|--------------------------------------------------------------------------------------|------| | • | Changed the power-on time for the FA version in the Electrical Characteristics table | 6 | | • | Added the Layout section | | | <u>•</u> | Added the Receiving Notification of Documentation Updates section | 21 | | CI | hanges from Revision E (February 2016) to Revision F | Page | | • | Revised preliminary limits for the FA version | 6 | | CI | hanges from Revision D (December 2015) to Revision E | Page | | • | Added the FA device option | 1 | | <u>•</u> | Added the typical bandwidth value to the Magnetic Characteristics table | 6 | | CI | hanges from Revision C (May 2015) to Revision D | Page | | • | Corrected body size of SOT-23 package and SIP package name to TO-92 | 1 | | • | Added B <sub>MAX</sub> to Absolute Maximum Ratings | 5 | | • | Removed table note from junction temperature | 5 | | • | Updated package tape and reel options for M and blank | 20 | | <u>•</u> | Added Community Resources | | | CI | hanges from Revision B (September 2014) to Revision C | Page | | • | Updated device status to production data | 1 | Submit Documentation Feedback | | Page | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | <ul> <li>Updated High Sensitivity Options to +6.9 / +3.2 mT (AJ) and +14.5 / +6 mT (BI)</li> </ul> | 1 | | Added typical rise and fall time and removed maximum value | 6 | | Updated the device values and typical values in Magnetic Characteristics | 6 | | Updated all Typical Characteristics graphs | 7 | | Updated Equation 4 | 17 | | Updated Figure 24 | 20 | | | | | Changes from Original (May 2014) to Revision A | Page | | Changes from Original (May 2014) to Revision A Changed High Sensitivity Options: +6.9 / +2.3 mT (AJ) to +6.9 / +3.3 mT (AJ) | | | | 1 | | <ul> <li>Changed High Sensitivity Options: +6.9 / +2.3 mT (AJ) to +6.9 / +3.3 mT (AJ)</li> <li>Changed the maximum T<sub>J</sub> value from 175°C to 150°C</li> <li>Changed MIN value for I<sub>OCP</sub> from 20 to 15</li> </ul> | 5 | | <ul> <li>Changed High Sensitivity Options: +6.9 / +2.3 mT (AJ) to +6.9 / +3.3 mT (AJ)</li> <li>Changed the maximum T<sub>J</sub> value from 175°C to 150°C</li> </ul> | 5 | # 5 Pin Configuration and Functions For additional configuration information, see *Device Markings* and *Mechanical, Packaging, and Orderable Information*. # **Pin Functions** | | PIN | | TYPE | DESCRIPTION | |-----------------|-----|-----|------------|---------------------------------------------------------------------------------------------------------------------------------------| | NAME | DBZ | LPG | ITPE | DESCRIPTION | | GND 3 2 | | GND | Ground pin | | | OUT | 2 | 3 | Output | Hall sensor open-drain output. The open drain requires a resistor pullup. | | V <sub>CC</sub> | 1 | 1 | Power | 2.5 to 38 V power supply. Bypass this pin to the GND pin with a 0.01- $\mu$ F (minimum) ceramic capacitor rated for V <sub>CC</sub> . | Product Folder Links: DRV5023 Copyright © 2014-2016, Texas Instruments Incorporated # **Specifications** ### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------------------------------------|-------------------------------------------------------------|--------------------|-----------|------| | | V <sub>CC</sub> | -22 <sup>(2)</sup> | 40 | V | | Power supply voltage | Voltage ramp rate (V <sub>CC</sub> ), V <sub>CC</sub> < 5 V | Unlin | Unlimited | | | | Voltage ramp rate (V <sub>CC</sub> ), V <sub>CC</sub> > 5 V | 0 | 2 | V/µs | | Output pin voltage | | -0.5 | 40 | V | | Output pin reverse current during reve | rse supply condition | 0 | 100 | mA | | Magnetic flux density, B <sub>MAX</sub> | | Unlin | nited | | | Operating junction temperature, T <sub>J</sub> | | -40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 6.2 ESD Ratings | | | | VALUE | UNIT | |---|-----------------------------|-------------------------------------------------------------------------------|-------|------| | , | , Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2500 | \/ | | | <sup>V(ESD)</sup> discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±500 | V | JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |-------------------|----------------------------------------------|-----|-----|------| | $V_{CC}$ | Power supply voltage | 2.5 | 38 | V | | Vo | Output pin voltage (OUT) | 0 | 38 | V | | I <sub>SINK</sub> | Output pin current sink (OUT) <sup>(1)</sup> | 0 | 30 | mA | | T <sub>A</sub> | Operating ambient temperature | -40 | 125 | °C | <sup>(1)</sup> Power dissipation and thermal limits must be observed. ### 6.4 Thermal Information | | | DRV | 5023 | | |----------------------|----------------------------------------------|--------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | DBZ (SOT-23) | LPG (TO-92) | UNIT | | | | 3 PINS | 3 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 333.2 | 180 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 99.9 | 98.6 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 66.9 | 154.9 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 4.9 | 40 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 65.2 | 154.9 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Ensured by design. Only tested to -20 V. ### 6.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------|-------------------------------------------------------------------------------|-----|-----|-----|------| | POWER S | SUPPLIES (V <sub>CC</sub> ) | , | | | | | | V <sub>CC</sub> | V <sub>CC</sub> operating voltage | | 2.5 | | 38 | V | | | | V <sub>CC</sub> = 2.5 to 38 V, T <sub>A</sub> = 25°C | | 2.7 | | A | | I <sub>CC</sub> | Operating supply current | V <sub>CC</sub> = 2.5 to 38 V, T <sub>A</sub> = 125°C | | 3 | 3.5 | mA | | | Davis on time | AJ, BI versions | | 35 | 50 | | | t <sub>on</sub> | Power-on time | FA version | | 35 | 70 | μs | | OPEN DR | RAIN OUTPUT (OUT) | | | | | | | _ | FFT an anniatoria | V <sub>CC</sub> = 3.3 V, I <sub>O</sub> = 10 mA, T <sub>A</sub> = 25°C | | 22 | | | | r <sub>DS(on)</sub> | FET on-resistance | $V_{CC} = 3.3 \text{ V}, I_{O} = 10 \text{ mA}, T_{A} = 125 ^{\circ}\text{C}$ | | 36 | 50 | Ω | | I <sub>lkg(off)</sub> | Off-state leakage current | Output Hi-Z | | | 1 | μΑ | | | TION CIRCUITS | | | | | | | V <sub>CCR</sub> | Reverse supply voltage | | -22 | | | V | | I <sub>OCP</sub> | Overcurrent protection level | OUT shorted V <sub>CC</sub> | 15 | 30 | 45 | mA | # 6.6 Switching Characteristics over operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|-------------------------------|----------------------------------------------------------------------------|-----|-----|-----|------| | OPE | OPEN DRAIN OUTPUT (OUT) | | | | | | | t <sub>d</sub> | Output delay time | $B = B_{RP} - 10 \text{ mT to } B_{OP} + 10 \text{ mT in } 1 \mu\text{s}$ | | 13 | 25 | μs | | t <sub>r</sub> | Output rise time (10% to 90%) | R1 = 1 k $\Omega$ , C <sub>O</sub> = 50 pF, V <sub>CC</sub> = 3.3 V | | 200 | | ns | | t <sub>f</sub> | Output fall time (90% to 10%) | R1 = 1 k $\Omega$ , C <sub>O</sub> = 50 pF, V <sub>CC</sub> = 3.3 V | | 31 | | ns | # 6.7 Magnetic Characteristics over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT <sup>(1)</sup> | |------------------|---------------------------------------------------------------------|-------------------------------------------------------------|-----|------|-----|---------------------| | $f_{BW}$ | Bandwidth (2) | | 20 | 30 | | kHz | | DRV5 | 023FA: 3.5 / 2 mT | | | | | | | B <sub>OP</sub> | Operate point (see Figure 12) | | 1.8 | 3.5 | 6.8 | mT | | $B_RP$ | Release point (see Figure 12) | T 40%C to 405%C | 0.5 | 2 | 4.2 | mΤ | | B <sub>hys</sub> | Hysteresis; B <sub>hys</sub> = (B <sub>OP</sub> – B <sub>RP</sub> ) | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ | | 1.5 | | mT | | B <sub>O</sub> | Magnetic offset, $B_O = (B_{OP} + B_{RP}) / 2$ | | | 2.8 | | mT | | DRV5 | 023AJ: 6.9 / 3.2 mT | | | | | | | B <sub>OP</sub> | Operate point (see Figure 12) | | 3 | 6.9 | 12 | mΤ | | $B_RP$ | Release point (see Figure 12) | T 40%C to 405%C | 1 | 3.2 | 5 | mΤ | | B <sub>hys</sub> | Hysteresis; B <sub>hys</sub> = (B <sub>OP</sub> – B <sub>RP</sub> ) | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ | | 3.7 | | mT | | B <sub>O</sub> | Magnetic offset, $B_O = (B_{OP} + B_{RP}) / 2$ | | | 5 | | mT | | DRV5 | 023BI: 14.5 / 6 mT | | | | | | | B <sub>OP</sub> | Operate point (see Figure 12) | | 6 | 14.5 | 24 | mΤ | | B <sub>RP</sub> | Release point (see Figure 12) | T 4090 to 40590 | 3 | 6 | 9 | mT | | B <sub>hys</sub> | Hysteresis; $B_{hys} = (B_{OP} - B_{RP})^{(3)}$ | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | | 8.5 | | mT | | B <sub>O</sub> | Magnetic offset, $B_O = (B_{OP} + B_{RP}) / 2$ | | | 10.3 | | mT | <sup>(1) 1</sup> mT = 10 Gauss <sup>(2)</sup> Bandwidth describes the fastest changing magnetic field that can be detected and translated to the output. <sup>(3)</sup> $|B_{OP}|$ is always greater than $|B_{RP}|$ . # 6.8 Typical Characteristics Copyright © 2014–2016, Texas Instruments Incorporated Submit Documentation Feedback # TEXAS INSTRUMENTS # **Typical Characteristics (continued)** Submit Documentation Feedback # 7 Detailed Description #### 7.1 Overview The DRV5023 device is a chopper-stabilized Hall sensor with a digital output for magnetic sensing applications. The DRV5023 device can be powered with a supply voltage between 2.5 and 38 V, and will survive -22 V reverse-battery conditions. The DRV5023 device does not operate when -22 to 2.4 V is applied to the $V_{CC}$ pin (with respect to GND pin). In addition, the device can withstand supply voltages up to 40 V for transient durations. The field polarity is defined as follows: a south pole near the marked side of the package is a positive magnetic field. A north pole near the marked side of the package is a negative magnetic field. The output state is dependent on the magnetic field perpendicular to the package. A strong south pole near the marked side of the package causes the output to pull low (operate point, BOP), and a weak south pole causes the output to release (release point, BRP). Hysteresis is included in between the operate point and the release point therefore magnetic-field noise does not accidentally trip the output. An external pullup resistor is required on the OUT pin. The OUT pin can be pulled up to $V_{CC}$ , or to a different voltage supply. This allows for easier interfacing with controller circuits. ### 7.2 Functional Block Diagram # 7.3 Feature Description ### 7.3.1 Field Direction Definition A positive magnetic field is defined as a south pole near the marked side of the package as shown in Figure 11. Figure 11. Field Direction Definition # 7.3.2 Device Output If the device is powered on with a magnetic field strength between $B_{RP}$ and $B_{OP}$ , then the device output is indeterminate and can either be Hi-Z or Low. For the FA, AJ, and BI device versions, if the field strength is greater than $B_{OP}$ , then the output is pulled low; if the field strength is less than $B_{RP}$ , then the output is released. For the FI device version, if the field strength is greater than $B_{OP}$ , then the output is Hi-Z; if the field strength is less than $B_{RP}$ , then the output is pulled Low. Figure 12. Output State ### 7.3.3 Power-On Time After applying $V_{CC}$ to the DRV5023 device, $t_{on}$ must elapse before the OUT pin is valid. During the power-up sequence, the output is Hi-Z. A pulse as shown in Figure 13 and Figure 14 occurs at the end of $t_{on}$ . This pulse can allow the host processor to determine when the DRV5023 output is valid after startup. In Case 1 (Figure 13) and Case 2 (Figure 14), the output is defined assuming a constant magnetic field B > B<sub>OP</sub> and B < B<sub>RP</sub>. Figure 13. Case 1: Power On When $B > B_{OP}$ Figure 14. Case 2: Power On When $B < B_{RP}$ Copyright © 2014–2016, Texas Instruments Incorporated Submit Documentation Feedback If the device is powered on with the magnetic field strength $B_{RP} < B < B_{OP}$ , then the device output is indeterminate and can either be Hi-Z or pulled low. During the power-up sequence, the output is held Hi-Z until $t_{on}$ has elapsed. At the end of $t_{on}$ , a pulse is given on the OUT pin to indicate that $t_{on}$ has elapsed. After $t_{on}$ , if the magnetic field changes such that $B_{OP} < B$ , the output is released. Case 3 (Figure 15) and Case 4 (Figure 16) show examples of this behavior. Figure 15. Case 3: Power On When $B_{RP} < B < B_{OP}$ , Followed by $B > B_{OP}$ Figure 16. Case 4: Power On When $B_{RP} < B < B_{OP}$ , Followed by $B < B_{RP}$ Copyright © 2014–2016, Texas Instruments Incorporated Submit Documentation Feedback ### 7.3.4 Output Stage The DRV5023 output stage uses an open-drain NMOS, and it is rated to sink up to 30 mA of current. For proper operation, calculate the value of the pullup resistor R1 using Equation 1. $$\frac{V_{ref} max}{30 mA} \le R1 \le \frac{V_{ref} min}{100 \mu A}$$ (1) The size of R1 is a tradeoff between the OUT rise time and the current when OUT is pulled low. A lower current is generally better, however faster transitions and bandwidth require a smaller resistor for faster switching. In addition, ensure that the value of R1 > 500 $\Omega$ to ensure the output driver can pull the OUT pin close to GND. #### NOTE $V_{ref}$ is not restricted to $V_{CC}$ . The allowable voltage range of this pin is specified in the *Absolute Maximum Ratings*. Figure 17. Select a value for C2 based on the system bandwidth specifications as shown in Equation 2. $$2 \times f_{\text{BW}} \text{ (Hz)} < \frac{1}{2\pi \times \text{R1} \times \text{C2}}$$ (2) Most applications do no require this C2 filtering capacitor. ### 7.3.5 Protection Circuits The DRV5023 device is fully protected against overcurrent and reverse-supply conditions. ### 7.3.5.1 Overcurrent Protection (OCP) An analog current-limit circuit limits the current through the FET. The driver current is clamped to $I_{OCP}$ . During this clamping, the $r_{DS(on)}$ of the output FET is increased from the nominal value. ### 7.3.5.2 Load Dump Protection The DRV5023 device operates at DC $V_{CC}$ conditions up to 38 V nominally, and can additionally withstand $V_{CC}$ = 40 V. No current-limiting series resistor is required for this protection. ### 7.3.5.3 Reverse Supply Protection The DRV5023 device is protected in the event that the $V_{CC}$ pin and the GND pin are reversed (up to -22 V). ### **NOTE** In a reverse supply condition, the OUT pin reverse-current must not exceed the ratings specified in the *Absolute Maximum Ratings*. #### Table 1. | FAULT | CONDITION | DEVICE | DESCRIPTION | RECOVERY | |--------------------|----------------------------------------------|-----------|-----------------------------------------------|-------------------------| | FET overload (OCP) | I <sub>SINK</sub> ≥ I <sub>OCP</sub> | Operating | Output current is clamped to I <sub>OCP</sub> | $I_0 < I_{OCP}$ | | Load dump | dump 38 V < V <sub>CC</sub> < 40 V Operating | | Device will operate for a transient duration | V <sub>CC</sub> ≤ 38 V | | Reverse supply | Reverse supply -22 V < V <sub>CC</sub> < 0 V | | Device will survive this condition | V <sub>CC</sub> ≥ 2.5 V | # 7.4 Device Functional Modes The DRV5023 device is active only when $V_{CC}$ is between 2.5 and 38 V. When a reverse supply condition exists, the device is inactive. # 8 Application and Implementation #### **NOTE** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 8.1 Application Information The DRV5023 device is used in magnetic-field sensing applications. ## 8.2 Typical Applications ### 8.2.1 Standard Circuit Figure 18. Typical Application Circuit #### 8.2.1.1 Design Requirements For this design example, use the parameters listed in Table 2 as the input parameters. **Table 2. Design Parameters** | DESIGN PARAMETER | REFERENCE | EXAMPLE VALUE | | | | |------------------|-----------------|---------------|--|--|--| | Supply voltage | V <sub>CC</sub> | 3.2 to 3.4 V | | | | | System bandwidth | $f_{BW}$ | 10 kHz | | | | # 8.2.1.2 Detailed Design Procedure **Table 3. External Components** | COMPONENT | PIN 1 | PIN 2 | RECOMMENDED | |-----------|----------|--------------------|-----------------------------------------------------------------| | C1 | $V_{CC}$ | GND | A 0.01-µF (minimum) ceramic capacitor rated for V <sub>CC</sub> | | C2 | OUT | GND | Optional: Place a ceramic capacitor to GND | | R1 | OUT | REF <sup>(1)</sup> | Requires a resistor pullup | REF is not a pin on the DRV5023 device, but a REF supply-voltage pullup is required for the OUT pin; the OUT pin may be pulled up to V<sub>CC</sub>. ### 8.2.1.2.1 Configuration Example In a 3.3-V system, 3.2 V $\leq$ V<sub>ref</sub> $\leq$ 3.4 V. Use Equation 3 to calculate the allowable range for R1. $$\frac{V_{ref} max}{30 mA} \le R1 \le \frac{V_{ref} min}{100 \mu A}$$ (3) For this design example, use Equation 4 to calculate the allowable range of R1. $$\frac{3.4 \text{ V}}{30 \text{ mA}} \le \text{R1} \le \frac{3.2 \text{ V}}{100 \text{ \muA}}$$ (4) Therefore: $$113 \Omega \le R1 \le 32 k\Omega \tag{5}$$ After finding the allowable range of R1 (Equation 5), select a value between 500 $\Omega$ and 32 k $\Omega$ for R1. Assuming a system bandwidth of 10 kHz, use Equation 6 to calculate the value of C2. $$2 \times f_{\text{BW}} \text{ (Hz)} < \frac{1}{2\pi \times \text{R1} \times \text{C2}}$$ (6) For this design example, use Equation 7 to calculate the value of C2. $$2 \times 10 \text{ kHz} < \frac{1}{2\pi \times \text{R1} \times \text{C2}}$$ (7) An R1 value of 10 k $\Omega$ and a C2 value less than 820 pF satisfy the requirement for a 10-kHz system bandwidth. A selection of R1 = 10 k $\Omega$ and C2 = 680 pF would cause a low-pass filter with a corner frequency of 23.4 kHz. ## 8.2.1.3 Application Curves Copyright © 2014–2016, Texas Instruments Incorporated Submit Documentation Feedback ### 8.2.2 Alternative Two-Wire Application For systems that require minimal wire count, the device output can be connected to $V_{CC}$ through a resistor, and the total supplied current can be sensed near the controller. Figure 22. 2-Wire Application Current can be sensed using a shunt resistor or other circuitry. # 8.2.2.1 Design Requirements Table 4 lists the related design parameters. **DESIGN PARAMETER** REFERENCE **EXAMPLE VALUE** Supply voltage 12 V $V_{CC}$ **OUT** resistor R1 $1 k\Omega$ Bypass capacitor C1 $0.1 \mu F$ Current when B < BRP About 3 mA I<sub>RELEASE</sub> Current when B > BOP About 15 mA **I**OPERATE Table 4. Design Parameters #### 8.2.2.2 Detailed Design Procedure When the open-drain output of the device is high-impedance, current through the path equals the I<sub>CC</sub> of the device (approximately 3 mA). When the output pulls low, a parallel current path is added, equal to $V_{CC}$ / (R1 + $r_{DS(on)}$ ). Using 12 V and 1 k $\Omega$ , the parallel current is approximately 12 mA, making the total current approximately 15 mA. The local bypass capacitor C1 should be at least 0.1 $\mu$ F, and a larger value if there is high inductance in the power line interconnect. # 9 Power Supply Recommendations The DRV5023 device is designed to operate from an input voltage supply (VM) range between 2.5 and 38 V. A 0.01- $\mu$ F (minimum) ceramic capacitor rated for $V_{CC}$ must be placed as close to the DRV5023 device as possible. # 10 Layout # 10.1 Layout Guidelines The bypass capacitor should be placed near the DRV5023 device for efficient power delivery with minimal inductance. The external pullup resistor should be placed near the microcontroller input to provide the most stable voltage at the input; alternatively, an integrated pullup resistor within the GPIO of the microcontroller can be used. Generally, using PCB copper planes underneath the DRV5023 device has no effect on magnetic flux, and does not interfere with device performance. This is because copper is not a ferromagnetic material. However, If nearby system components contain iron or nickel, they may redirect magnetic flux in unpredictable ways. ## 10.2 Layout Example Figure 23. DRV5023 Layout Example # 11 Device and Documentation Support ## 11.1 Device Support #### 11.1.1 Device Nomenclature Figure 24 shows a legend for reading the complete device name for and DRV5023 device. Figure 24. Device Nomenclature # 11.1.2 Device Markings Figure 25. SOT-23 (DBZ) Package Figure 26. TO-92 (LPG) Package • indicates the Hall effect sensor (not to scale). The Hall element is located in the center of the package with a tolerance of ±100 μm. The height of the Hall element from the bottom of the package is 0.7 mm ±50 μm in the DBZ package and 0.987 mm ±50 μm in the LPG package. ## 11.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 11.3 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.4 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. # 11.5 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ## 11.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 10-Dec-2020 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | • | Pins | Package | | Lead finish/ | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|---------|--------------|---------------|--------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | Ball material | (3) | | (4/5) | | | | | | | | | | (6) | | | | | | DRV5023AJQDBZR | ACTIVE | SOT-23 | DBZ | 3 | 3000 | RoHS & Green | NIPDAUAG SN | Level-1-260C-UNLIM | -40 to 125 | (+PLAJ, 1J22) | Samples | | DRV5023AJQDBZT | ACTIVE | SOT-23 | DBZ | 3 | 250 | RoHS & Green | NIPDAUAG SN | Level-1-260C-UNLIM | -40 to 125 | (+PLAJ, 1J22) | Samples | | DRV5023AJQLPG | ACTIVE | TO-92 | LPG | 3 | 1000 | RoHS & Green | SN | N / A for Pkg Type | -40 to 125 | +PLAJ | Samples | | DRV5023AJQLPGM | ACTIVE | TO-92 | LPG | 3 | 3000 | RoHS & Green | SN | N / A for Pkg Type | -40 to 125 | +PLAJ | Samples | | DRV5023BIQDBZR | ACTIVE | SOT-23 | DBZ | 3 | 3000 | RoHS & Green | NIPDAUAG SN | Level-1-260C-UNLIM | -40 to 125 | (+PLBI, 1J32) | Samples | | DRV5023BIQDBZT | ACTIVE | SOT-23 | DBZ | 3 | 250 | RoHS & Green | NIPDAUAG SN | Level-1-260C-UNLIM | -40 to 125 | (+PLBI, 1J32) | Samples | | DRV5023BIQLPG | ACTIVE | TO-92 | LPG | 3 | 1000 | RoHS & Green | SN | N / A for Pkg Type | -40 to 125 | +PLBI | Samples | | DRV5023BIQLPGM | ACTIVE | TO-92 | LPG | 3 | 3000 | RoHS & Green | SN | N / A for Pkg Type | -40 to 125 | +PLBI | Samples | | DRV5023FAQDBZR | ACTIVE | SOT-23 | DBZ | 3 | 3000 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | (+PLFA, 1J42) | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. # PACKAGE OPTION ADDENDUM 10-Dec-2020 (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF DRV5023: Automotive: DRV5023-Q1 NOTE: Qualified Version Definitions: Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects # PACKAGE MATERIALS INFORMATION www.ti.com 24-Apr-2020 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | DRV5023AJQDBZR | SOT-23 | DBZ | 3 | 3000 | 180.0 | 8.4 | 3.15 | 2.77 | 1.22 | 4.0 | 8.0 | Q3 | | DRV5023AJQDBZR | SOT-23 | DBZ | 3 | 3000 | 178.0 | 9.0 | 3.15 | 2.77 | 1.22 | 4.0 | 8.0 | Q3 | | DRV5023AJQDBZT | SOT-23 | DBZ | 3 | 250 | 178.0 | 9.0 | 3.15 | 2.77 | 1.22 | 4.0 | 8.0 | Q3 | | DRV5023AJQDBZT | SOT-23 | DBZ | 3 | 250 | 180.0 | 8.4 | 3.15 | 2.77 | 1.22 | 4.0 | 8.0 | Q3 | | DRV5023BIQDBZR | SOT-23 | DBZ | 3 | 3000 | 178.0 | 9.0 | 3.15 | 2.77 | 1.22 | 4.0 | 8.0 | Q3 | | DRV5023BIQDBZR | SOT-23 | DBZ | 3 | 3000 | 180.0 | 8.4 | 3.15 | 2.77 | 1.22 | 4.0 | 8.0 | Q3 | | DRV5023BIQDBZT | SOT-23 | DBZ | 3 | 250 | 180.0 | 8.4 | 3.15 | 2.77 | 1.22 | 4.0 | 8.0 | Q3 | | DRV5023BIQDBZT | SOT-23 | DBZ | 3 | 250 | 178.0 | 9.0 | 3.15 | 2.77 | 1.22 | 4.0 | 8.0 | Q3 | | DRV5023FAQDBZR | SOT-23 | DBZ | 3 | 3000 | 178.0 | 9.0 | 3.15 | 2.77 | 1.22 | 4.0 | 8.0 | Q3 | | DRV5023FAQDBZR | SOT-23 | DBZ | 3 | 3000 | 180.0 | 8.4 | 3.15 | 2.77 | 1.22 | 4.0 | 8.0 | Q3 | www.ti.com 24-Apr-2020 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | DRV5023AJQDBZR | SOT-23 | DBZ | 3 | 3000 | 202.0 | 201.0 | 28.0 | | DRV5023AJQDBZR | SOT-23 | DBZ | 3 | 3000 | 180.0 | 180.0 | 18.0 | | DRV5023AJQDBZT | SOT-23 | DBZ | 3 | 250 | 180.0 | 180.0 | 18.0 | | DRV5023AJQDBZT | SOT-23 | DBZ | 3 | 250 | 202.0 | 201.0 | 28.0 | | DRV5023BIQDBZR | SOT-23 | DBZ | 3 | 3000 | 180.0 | 180.0 | 18.0 | | DRV5023BIQDBZR | SOT-23 | DBZ | 3 | 3000 | 202.0 | 201.0 | 28.0 | | DRV5023BIQDBZT | SOT-23 | DBZ | 3 | 250 | 202.0 | 201.0 | 28.0 | | DRV5023BIQDBZT | SOT-23 | DBZ | 3 | 250 | 180.0 | 180.0 | 18.0 | | DRV5023FAQDBZR | SOT-23 | DBZ | 3 | 3000 | 180.0 | 180.0 | 18.0 | | DRV5023FAQDBZR | SOT-23 | DBZ | 3 | 3000 | 202.0 | 201.0 | 28.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4203227/C SMALL OUTLINE TRANSISTOR # NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. Reference JEDEC registration TO-236, except minimum foot length. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 4. Publication IPC-7351 may have alternate designs.5. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 7. Board assembly site may have different recommendations for stencil design. TRANSISTOR OUTLINE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. TRANSISTOR OUTLINE TRANSISTOR OUTLINE #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated