## 2:1 MIPI D-PHY (2.5 Gbps) 4-Data Lane & C-PHY (2.5 Gsps) 3-Data Lane Switch

#### **Description**

The FSA646 is a four-data-lane D-PHY or three-data-lane C-PHY, MIPI switch. This single-pole, double-throw (SPDT) switch is optimized for switching between two high-speed or low-power MIPI sources. The FSA646 is designed for the MIPI specification and allows connection to a SCI or DSI module.

#### **Features**

- Switch Type: SPDT (10x)
- Signal Types:
  - MIPI, D-PHY & C-PHY
- V<sub>CC</sub>: 1.5 to 5.0 V
- Input Signals: 0 to 1.3 V
- R<sub>ON</sub>:
  - 6 Ω Typical HS MIPI
  - 6 Ω Typical LP MIPI
- $\Delta R_{ON}$ : 0.1  $\Omega$  Typical LP & HS MIPI
- $\Delta R_{ON\ FLAT}$ : 0.9  $\Omega$  Typical LP & HS MIPI
- I<sub>CCZ</sub>: 1 μA Maximum
- I<sub>CC</sub>: 32 μA Typical
- O<sub>IRR</sub>: -24 dB Typical
- Bandwidth: 4.1 GHz Typical
- Xtalk: -30 dB Typical
- C<sub>ON</sub>: 1.5 pF Typical
- Skew (P), Skew (O): 6 ps Typical
- This is a Pb-Free Device

#### **Applications**

- Cellular Phones, Smart Phones
- Tablets
- Laptops
- Displays



#### ON Semiconductor®

www.onsemi.com



(Bottom View)

WLCSP36, 2.43x2.43x0.4 CASE 567WJ

#### MARKING DIAGRAM

GSKK XYZ

GS = Specific Device Code

KK = Assembly Lot

X = Year

Y = Work Week

Z = Assembly Location

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 7 of this data sheet.

1



Figure 1. Typical D-PHY Application

#### **PIN DESCRIPTIONS**



Figure 2. Analog Symbol

## **PIN DEFINITIONS**



Figure 3. Top Through View



Figure 4. Recommended C-PHY Configuration

Table 1. BALL-TO-PIN MAPPINGS

| Ball | Pin Name        | Ball | Pin Name | Ball | Pin Name |
|------|-----------------|------|----------|------|----------|
| A1   | V <sub>CC</sub> | C1   | DB3N     | E1   | DB1N     |
| A2   | GND             | C2   | DB3P     | E2   | DB1P     |
| A3   | DA4N            | C3   | NC       | E3   | DA1N     |
| A4   | DA4P            | C4   | NC       | E4   | DA1P     |
| A5   | /OE             | C5   | D3N      | E5   | D1N      |
| A6   | SEL             | C6   | D3P      | E6   | D1P      |
| B1   | DB4N            | D1   | DB2N     | F1   | CLKBN    |
| B2   | DB4P            | D2   | DB2P     | F2   | CLKBP    |
| В3   | DA3N            | D3   | DA2N     | F3   | CLKAN    |
| B4   | DA3P            | D4   | DA2P     | F4   | CLKAP    |
| B5   | D4N             | D5   | D2N      | F5   | CLKN     |
| B6   | D4P             | D6   | D2P      | F6   | CLKP     |

#### **TRUTH TABLE**

| SEL     | /OE  | Function                                                   |
|---------|------|------------------------------------------------------------|
| LOW LOW |      | $CLK_P = CLKA_P$ , $CLK_N = CLKA_N$ , $Dn(P/N) = DAn(P/N)$ |
| HIGH    | LOW  | $CLK_P = CLKB_P$ , $CLK_N = CLKB_N$ , $Dn(P/N) = DBn(P/N)$ |
| X       | HIGH | Clock and Data Ports High Impedance                        |

#### **ABSOLUTE MAXIMUM RATINGS**

| Symbol             | Parameter                                |                        |      | Max.            | Unit |
|--------------------|------------------------------------------|------------------------|------|-----------------|------|
| V <sub>CC</sub>    | Supply Voltage                           |                        | -0.5 | 6.0             | V    |
| V <sub>CNTRL</sub> | DC Input Voltage (/OE, SEL)              | (Note 1)               | -0.5 | V <sub>CC</sub> | V    |
| V <sub>SW</sub>    | DC Switch I/O Voltage                    | (Note 1,2)             | -0.3 | 1.8             | V    |
| I <sub>IK</sub>    | DC Input Diode Current                   | DC Input Diode Current |      |                 | mA   |
| l <sub>OUT</sub>   | DC Output Current                        |                        |      | 25              | mA   |
| T <sub>STG</sub>   | Storage Temperature                      |                        | -65  | +150            | °C   |
| ESD                | Human Body Model, JEDEC: JESD22-A114     | All Pins               | 2.0  |                 | kV   |
|                    | Charged Device Model, JEDEC: JESD22-C101 |                        |      |                 |      |
|                    | IEC 61000-4-2 System Contact             |                        | 8.0  |                 |      |
|                    |                                          | Air Gap                | 15.0 |                 |      |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### RECOMMENDED OPERATING CONDITIONS

| Symbol             | Parameter                               | Parameter                                 |     |                 | Unit |
|--------------------|-----------------------------------------|-------------------------------------------|-----|-----------------|------|
| V <sub>CC</sub>    | Supply Voltage                          |                                           | 1.5 | 5.0             | V    |
| V <sub>CNTRL</sub> | Control Input Voltage (SEL, /OE)        | Control Input Voltage (SEL, /OE) (Note 3) |     | V <sub>CC</sub> | V    |
| V <sub>SW</sub>    | - · · · · · · · · · · · · · · · · · · · | -HS Mode                                  | 0   | 0.3             | V    |
|                    | (CLKn, Dn, CLKAn, CLKBn, Dan, DBn)      | -LS Mode                                  | 0   | 1.3             | V    |
| T <sub>A</sub>     | Operating Temperature                   |                                           | -40 | +85             | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

3. The control inputs must be held HIGH or LOW; they must no float.

The input and output negative ratings may be exceeded if the input and output diode current ratings are observed.
 V<sub>SW</sub> refers to analog data switch paths.

## $\textbf{DC AND TRANSIENT CHARACTERISTICS} \ (T_{A} = 25^{\circ}C \ unless \ otherwise \ specified)$

|                                              |                                                             |                                                                                  |                     | T <sub>A</sub> = | -40 to +8 | B5°C |      |
|----------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------|------------------|-----------|------|------|
| Symbol                                       | Parameter                                                   | Conditions                                                                       | V <sub>CC</sub> (V) | Min.             | Тур.      | Max. | Unit |
| V <sub>IK</sub>                              | Clamp Diode Voltage<br>(/OE, SEL)                           | I <sub>IN</sub> = -18 mA                                                         | 1.5                 | -1.2             |           | -0.6 | V    |
| V <sub>IH</sub>                              | Input Voltage High                                          | SEL, /OE                                                                         | 1.5 to 5            | 1.3              |           |      | V    |
| V <sub>IL</sub>                              | Input Voltage Low                                           | SEL, /OE                                                                         | 1.5 to 5            |                  |           | 0.5  | V    |
| I <sub>IN</sub>                              | Control Input Leakage<br>(/OE, SEL)                         | V <sub>CNTRL</sub> = 0 to V <sub>CC</sub>                                        | 5                   | -0.5             |           | 0.5  | μΑ   |
| I <sub>NO(OFF)</sub><br>I <sub>NC(OFF)</sub> | Off Leakage Current of<br>Port CLKAn, Dan, CLKBn<br>and DBn | V <sub>SW</sub> = 0.0 ≤ DATA ≤ 1.3 V                                             | 5                   | -0.5             |           | 0.5  | μΑ   |
| I <sub>A(ON)</sub>                           | ON Leakage Current of<br>Common Ports (CLKn,<br>Dn)         | V <sub>SW</sub> = 0.0 ≤ DATA ≤ 1.3 V                                             | 5                   | -0.5             |           | 0.5  | μА   |
| I <sub>OFF</sub>                             | Power-Off Leakage<br>Current (All I/O Ports)                | V <sub>SW</sub> = 0.0 or 1.3 V                                                   | 0                   | -0.5             |           | 0.5  | μΑ   |
| l <sub>OZ</sub>                              | Off-State Leakage                                           | $V_{SW} = 0.0 \le DATA \le 1.3 \text{ V}$<br>/OE = High                          | 5                   | -0.5             |           | 0.5  | μΑ   |
| R <sub>ON_MIPI_HS</sub>                      | Switch On Resistance for                                    | I <sub>ON</sub> = -8 mA, /OE = 0 V,                                              | 1.5                 |                  | 6         |      | Ω    |
|                                              | HS MIPI Applications (Note 4)                               | SEL = $V_{CC}$ or 0 V, CLKA,<br>CLKB, DB <sub>N</sub> or DA <sub>N</sub> = 0.2 V | 2.5                 |                  |           |      |      |
|                                              |                                                             |                                                                                  | 3.3                 |                  |           |      |      |
|                                              |                                                             |                                                                                  | 5                   |                  |           |      |      |
| R <sub>ON_MIPI_LP</sub>                      | Switch On Resistance for                                    | I <sub>ON</sub> = -8 mA, /OE = 0 V,                                              | 1.5                 |                  | 6         |      | Ω    |
|                                              | LP MIPI Applications<br>(Note 4)                            | OLIND, DDN OF DAN = 1.2 V                                                        | 2.5                 |                  |           |      |      |
|                                              |                                                             |                                                                                  | 3.3                 |                  |           |      |      |
|                                              |                                                             |                                                                                  | 5                   |                  |           |      |      |
| $\Delta R_{ON\_MIPI\_HS}$                    | On Resistance Matching<br>Between HS MIPI                   | I <sub>ON</sub> = -8 mA, /OE = 0 V,<br>SEL = V <sub>CC</sub> or 0 V, CLKA,       | 1.5                 |                  | 0.1       |      | Ω    |
|                                              | Channels                                                    | CLKB, $DB_N$ or $DA_N = 0.2 \text{ V}$                                           | 2.5                 |                  |           |      |      |
|                                              | (Note 4)                                                    |                                                                                  | 3.3                 |                  |           |      |      |
|                                              |                                                             |                                                                                  | 5                   |                  |           |      |      |
| $\Delta R_{ON\_MIPI\_LP}$                    | On Resistance Matching<br>Between LP MIPI                   | $I_{ON} = -8$ mA, $/OE = 0$ V,<br>SEL = $V_{CC}$ or 0 V, CLKA,                   | 1.5                 |                  | 0.1       |      | Ω    |
|                                              | Channels                                                    | CLKB, DB <sub>N</sub> or DA <sub>N</sub> = 1.2 V                                 | 2.5                 |                  |           |      |      |
|                                              | (Note 4)                                                    |                                                                                  | 3.3                 |                  |           |      |      |
|                                              |                                                             |                                                                                  | 5                   |                  |           |      |      |
| R <sub>ON_FLAT_MIPI_HS</sub>                 | On Resistance Flatness for HS MIPI Signals                  | I <sub>ON</sub> = -8 mA, /OE = 0 V,                                              | 1.5                 |                  | 0.9       |      | Ω    |
|                                              | (Note 4)                                                    | SEL = $V_{CC}$ or 0 V, CLKA,<br>CLKB, DB <sub>N</sub> or DA <sub>N</sub> = 0 to  | 2.5                 |                  |           |      |      |
|                                              |                                                             | 0.3 V                                                                            | 3.3                 |                  |           |      |      |
|                                              |                                                             |                                                                                  | 5                   |                  |           |      |      |
| R <sub>ON_FLAT_MIPI_LP</sub>                 | On Resistance Flatness for LP MIPI Signals                  | I <sub>ON</sub> = -8 mA, /OE = 0 V,                                              | 1.5                 |                  | 0.9       |      | Ω    |
|                                              | (Note 4)                                                    | SEL = $V_{CC}$ or 0 V, CLKA,<br>CLKB, DB <sub>N</sub> or DA <sub>N</sub> = 0 to  | 2.5                 |                  |           |      |      |
|                                              |                                                             | 1.3 V                                                                            | 3.3                 |                  |           |      |      |
|                                              |                                                             |                                                                                  | 5                   |                  |           |      |      |
| I <sub>CC</sub>                              | Quiescent Supply Current (Includes Change Pump)             | V <sub>SEL</sub> = 0 or V <sub>CC</sub> , I <sub>OUT</sub> = 0,<br>/OE = 0 V     | 5                   |                  |           | 30   | μΑ   |

## $\textbf{DC AND TRANSIENT CHARACTERISTICS} \ (T_A = 25^{\circ}C \ unless \ otherwise \ specified) \ (continued)$

|                  |                                                                             |                                                                              |                     | T <sub>A</sub> = | -40 to +8 | 35°C |      |
|------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------|------------------|-----------|------|------|
| Symbol           | Parameter                                                                   | Conditions                                                                   | V <sub>CC</sub> (V) | Min.             | Тур.      | Max. | Unit |
| I <sub>CCZ</sub> | Quiescent Supply Current (High Impedance)                                   | V <sub>SEL</sub> = 0 or V <sub>CC</sub> , I <sub>OUT</sub> = 0,<br>/OE = 0 V | 5                   |                  |           | 1    | μΑ   |
| Ісст             | Increase in I <sub>CC</sub> Current Per Control Voltage and V <sub>CC</sub> | $V_{SEL} = 0$ or $V_{CC}$ , $/OE = 1.5 V$                                    | 5                   |                  | 1         |      | μΑ   |

<sup>4.</sup> Measured by the voltage drop between A and B pins at the indicated current through the switch. On resistance is determined by the lower of the voltage on the two (A or B ports).

## AC ELECTRICAL CHARACTERISTICS (V $_{CC}$ = 3.3 V and T $_{A}$ = 25 $^{\circ}C$ unless otherwise specified)

|                   |                                                              |                                                                                                        |                     | $T_A = -40 \text{ to } +85^{\circ}\text{C}$ |      |      |      |
|-------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|---------------------|---------------------------------------------|------|------|------|
| Symbol            | Parameter                                                    | Conditions                                                                                             | V <sub>CC</sub> (V) | Min.                                        | Тур. | Max. | Unit |
| <sup>†</sup> INIT | Initialization Time V <sub>CC</sub> to<br>Output<br>(Note 5) | $\begin{aligned} R_L &= 50 \ \Omega, \ C_L = 0 \ pF, \\ V_{SW} &= 0.6 \ V \end{aligned}$               | 1.5 to 5            |                                             | 60   |      | μs   |
| t <sub>EN</sub>   | Enable Time<br>/OE to Output                                 | $\begin{aligned} R_L &= 50~\Omega,  C_L = 0~\text{pF}, \\ V_{SW} &= 0.6~\text{V} \end{aligned}$        | 1.5 to 5            |                                             | 60   | 150  | μs   |
| t <sub>DIS</sub>  | Disable Time<br>/OE to Output                                | $\begin{aligned} R_L &= 50 \ \Omega, \ C_L = 0 \ \text{pF}, \\ V_{SW} &= 0.6 \ \text{V} \end{aligned}$ | 1.5 to 5            |                                             | 35   | 250  | ns   |
| t <sub>ON</sub>   | Turn-On Time<br>SEL to Output                                | $R_L = 50 \Omega, C_L = 0 pF, V_{SW} = 0.6 V$                                                          | 1.5 to 5            |                                             | 350  | 1100 | ns   |
| t <sub>OFF</sub>  | Turn-Off Time<br>SEL to Output                               | $\begin{aligned} R_L &= 50 \ \Omega, \ C_L = 0 \ \text{pF}, \\ V_{SW} &= 0.6 \ \text{V} \end{aligned}$ | 1.5 to 5            |                                             | 125  | 800  | ns   |
| t <sub>BBM</sub>  | Break-Before-Make Time                                       | $R_L = 50 \Omega, C_L = 0 pF, V_{SW} = 0.6 V$                                                          | 1.5 to 5            | 50                                          |      | 450  | ns   |
| t <sub>PD</sub>   | Propagation Delay<br>(Note 5)                                | $C_L$ = 0 pF, $R_L$ = 50 $\Omega$                                                                      | 1.5 to 5            | 30                                          | 67   | 100  | ps   |
| O <sub>IRR</sub>  | Off Isolation for MIPI<br>(Note 5)                           | $R_L$ = 50 $\Omega$ , f = 1250 MHz,<br>/OE = HIGH, $V_{SW}$ = 0.2 $V_{PP}$                             | 1.5 to 5            |                                             | -24  |      | dB   |
| X <sub>TALK</sub> | Crosstalk for MIPI<br>(Note 5)                               | $R_L$ = 50 $\Omega$ , f = 1250 MHz,<br>SEL = High, $V_{SW}$ = 0.2 $V_{PP}$                             | 1.5 to 5            |                                             | -30  | -25  | dB   |
|                   |                                                              | $R_L = 50 \Omega$ , $f = 1250 MHz$ ,<br>SEL = Low, $V_{SW} = 0.2 V_{PP}$                               |                     |                                             | -30  | -25  |      |
| BW                | -3 db Bandwidth (Note 5)                                     | $\begin{aligned} R_L &= 50 \ \Omega, \ C_L = 0 \ \text{pF}, \\ V_{SW} &= 0.2 \ V_{PP} \end{aligned}$   | 1.5 to 5            | 2.5                                         | 4.1  |      | GHz  |
| IL                | Insertion Loss at 750 MHz<br>(Note 5)                        | $\begin{aligned} R_L &= 50~\Omega,  C_L = 0~\text{pF}, \\ V_{SW} &= 0.2~\text{V}_{PP} \end{aligned}$   | 1.5 to 5            |                                             | -0.7 |      | dB   |

<sup>5.</sup> Guaranteed by characterization.

#### HIGH-SPEED-RELATED AC ELECTRICAL CHARACTERISTICS

|                    |                                                                        |                                                                                          |                     | T <sub>A</sub> = | A = -40 to +85°C |      |      |  |
|--------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------|------------------|------------------|------|------|--|
| Symbol             | Parameter                                                              | Conditions                                                                               | V <sub>CC</sub> (V) | Min.             | Тур.             | Max. | Unit |  |
| t <sub>SK(P)</sub> | HS Mode Skew of Opposite Transitions of the Same Output (Note 6)       | $\begin{aligned} R_L &= 50 \ \Omega, \ C_L = 0 \ pF, \\ V_{SW} &= 0.3 \ V \end{aligned}$ | 1.5 to 5            |                  | 6                |      | ps   |  |
| t <sub>SK(O)</sub> | HS Mode Skew of<br>Channel-to-Channel<br>Single-Ended Skew<br>(Note 6) | $R_L$ = 50 $\Omega$ , $C_L$ = 0 pF, $V_{SW}$ = 0.3 $V$                                   | 1.5 to 5            |                  | 6                |      | ps   |  |

<sup>6.</sup> Guaranteed by characterization.

#### CAPACITANCE

|                  |                                           |                                                                               | T <sub>A</sub> = -40 to +85°C |      |      |      |
|------------------|-------------------------------------------|-------------------------------------------------------------------------------|-------------------------------|------|------|------|
| Symbol           | Parameter                                 | Conditions                                                                    | Min.                          | Тур. | Max. | Unit |
| C <sub>IN</sub>  | Control Pin Input<br>Capacitance (Note 7) | V <sub>CC</sub> = 0 V, f = 1 MHz                                              |                               | 2.1  |      | pF   |
| C <sub>ON</sub>  | On Capacitance (Note 7)                   | $V_{CC}$ = 3.3 V, /OE = 0 V, f = 1250 MHz (in HS common value)                |                               | 1.5  |      |      |
| C <sub>OFF</sub> | On Capacitance (Note 7)                   | V <sub>CC</sub> and /OE = 3.3 V, f = 1250 MHz (both sides in HS common value) |                               | 0.9  |      |      |

<sup>7.</sup> Guaranteed by characterization.

The table below pertains to the Packaging information on the following page.

## **ORDERING INFORMATION**

| Part Number | Top Marking  | Package                                               | Top Mark |
|-------------|--------------|-------------------------------------------------------|----------|
| FSA646UCX   | −40 to +85°C | 36-Ball WLCSP, Non-JEDEC 2.43 x 2.43 mm, 0.4 mm Pitch | GS       |

# ON

#### WLCSP36 2.43x2.43x0.488 CASE 567WJ ISSUE A

**DATE 03 OCT 2018** 



#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. DATUM C APPLIES TO THE SPHERICAL CROWN OF THE SOLDER BALLS

|     | MILLIMETERS |          |       |  |  |  |
|-----|-------------|----------|-------|--|--|--|
| DIM | MIN.        | NOM.     | MAX.  |  |  |  |
| Α   | 0.450       | 0.488    | 0.526 |  |  |  |
| A1  | 0.176       | 0.196    | 0.216 |  |  |  |
| A2  | 0.274       | 0.292    | 0.310 |  |  |  |
| b   | 0.240       | 0.260    | 0.280 |  |  |  |
| D   | 2.400       | 2.430    | 2.460 |  |  |  |
| E   | 2.400       | 2.430    | 2.460 |  |  |  |
| е   |             | 0.40 BSC |       |  |  |  |
| х   | 0.200       | 0.215    | 0.230 |  |  |  |
| у   | 0.200       | 0.215    | 0.230 |  |  |  |





| DOCUMENT NUMBER: | 98AON87484G             | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | WLCSP36 2.43x2.43x0.488 |                                                                                                                                                                                    | PAGE 1 OF 1 |  |  |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

ON Semiconductor Website: www.onsemi.com

TECHNICAL SUPPORT
North American Technical Support:
Voice Mail: 1 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: a Phone: 00421 33 790 2910

Phone: 011 421 33 790 2910 For additional information, please contact your local Sales Representative