

# **MOSFET** - Dual, P-Channel, Common Drain, **POWERTRENCH®**

-20 V, -7 A, 36 m $\Omega$ 

# FDMB2308PZ

#### **General Description**

This device is designed specifically as a single package solution for Li-Ion battery pack protection circuit and other ultra-portable applications. It features two common drain P-channel MOSFETs, which enables bidirectional current flow, on onsemi's advanced POWERTRENCH process with state of the art MircoFET™ Leadframe, the FDMB2308PZ minimizes both PCB space and rs1s2(on)

#### **Features**

- Max  $r_{S1S2(on)} = 36 \text{ m}\Omega$  at  $V_{GS} = -4.5 \text{ V}$ ,  $I_D = -5.7 \text{ A}$
- Max  $r_{S1S2(on)} = 50 \text{ m}\Omega$  at  $V_{GS} = -2.5 \text{ V}$ ,  $I_D = -4.6 \text{ A}$
- Low Profile 0.8 mm Maximum in the New Package MicroFET 2x3 mm
- HBM ESD Protection Level > 2.8 kV (Note 3)
- This Device is Pb-Free, Halide Free and is RoHS Compliant

#### **Applications**

• Li-Ion Battery Pack

# MOSFET MAXIMUM RATINGS (T<sub>A</sub> = 25°C, unless otherwise noted)

| Symbol                            | Parameter                                                                           | Ratings     | Unit |
|-----------------------------------|-------------------------------------------------------------------------------------|-------------|------|
| V <sub>S1S2</sub>                 | Source1 to Source2 Voltage                                                          | -20         | V    |
| V <sub>GS</sub>                   | Gate to Source Voltage                                                              | ±12         | V    |
| I <sub>S1S2</sub>                 | Source1 to Source2 Current -Continuous T <sub>A</sub> = 25°C (Note 1a) -Pulsed      | -7<br>-30   | А    |
| P <sub>D</sub>                    | Power Dissipation<br>$T_A = 25^{\circ}C$ (Note 1a)<br>$T_A = 25^{\circ}C$ (Note 1b) | 2.2<br>0.8  | W    |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction<br>Temperature Range                                 | -55 to +150 | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

# THERMAL CHARACTERISTICS (T<sub>A</sub> = 25°C, unless otherwise noted)

| Symbol          | Parameter                                         | Ratings | Unit |
|-----------------|---------------------------------------------------|---------|------|
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient (Note 1a) | 57      | °C/W |
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient (Note 1b) | 161     |      |

| V <sub>S1S2</sub> | r <sub>S1S2(on)</sub> MAX | I <sub>S1S2</sub> MAX |
|-------------------|---------------------------|-----------------------|
| –20 V             | 36 m $\Omega$ @ $-4.5$ V  | -7 A                  |
|                   | 50 mΩ @ -2.5 V            |                       |



WDFN6 2x3, 0.65P CASE 511CX

#### MARKING DIAGRAM



&Z = Assembly Plant Code

&2 = 2-Digit Date Code

&K = 2-Digits Lot Run Traceability Code

308 = Specific Device Code

#### **PIN ASSIGNMENT**



#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 5 of this data sheet.

# **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted)

| Symbol                | Parameter                                       | Test Condition                                                                                          | Min  | Тур  | Max  | Unit |
|-----------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------|------|------|------|------|
| OFF CHAR              | ACTERISTICS                                     |                                                                                                         |      |      | •    |      |
| I <sub>S1S2</sub>     | Zero Gate Voltage Source1 to Source2<br>Current | V <sub>S1S2</sub> = -16 V, V <sub>GS</sub> = 0 V                                                        | _    | -    | -1   | μΑ   |
| I <sub>GSS</sub>      | Gate to Source Leakage Current                  | $V_{GS} = \pm 12 \text{ V}, V_{S1S2} = 0 \text{ V}$                                                     | -    | -    | ±10  | μΑ   |
| ON CHARA              | CTERISTICS                                      |                                                                                                         |      |      |      |      |
| V <sub>GS(th)</sub>   | Gate to Source Threshold Voltage                | $V_{GS} = V_{S1S2}, I_{S1S2} = -250 \mu A$                                                              | -0.6 | -0.9 | -1.5 | V    |
| r <sub>S1S2(on)</sub> | Static Source1 to Source2 On Resistance         | $V_{GS} = -4.5 \text{ V}, I_{S1S2} = -5.7 \text{ A}$                                                    | _    | 27   | 36   | mΩ   |
|                       |                                                 | V <sub>GS</sub> = -2.5 V, I <sub>S1S2</sub> = -4.6 A                                                    | _    | 36   | 50   |      |
|                       |                                                 | $V_{GS} = -4.5 \text{ V}, I_{S1S2} = -5.7 \text{ A},$<br>$T_{J} = 125^{\circ}\text{C}$                  | _    | 35   | 49   |      |
| 9FS                   | Forward Transconductance                        | $V_{S1S2} = -5 \text{ V}, I_{S1S2} = -5.7 \text{ A}$                                                    | -    | 29   | _    | S    |
| DYNAMIC (             | CHARACTERISTICS                                 |                                                                                                         |      |      |      |      |
| C <sub>iss</sub>      | Input Capacitance                               | $V_{S1S2} = -10 \text{ V}, V_{GS} = 0 \text{ V}, f = 1 \text{ MHz}$                                     | _    | 2280 | 3030 | pF   |
| C <sub>oss</sub>      | Output Capacitance                              | 1                                                                                                       | _    | 361  | 540  | pF   |
| C <sub>rss</sub>      | Reverse Transfer Capacitance                    | 1                                                                                                       | _    | 339  | 510  | pF   |
| SWITCHING             | CHARACTERISTICS                                 |                                                                                                         |      |      |      |      |
| t <sub>d(on)</sub>    | Turn-On Delay Time                              | $V_{S1S2} = -10 \text{ V}, I_{S1S2} = -5.7 \text{ A},$                                                  | _    | 14   | 25   | ns   |
| t <sub>r</sub>        | Rise Time                                       | $V_{S1S2} = -10 \text{ V, } I_{S1S2} = -5.7 \text{ A,} $ $V_{GS} = -4.5 \text{ V, } R_{GEN} = 6 \Omega$ | _    | 33   | 52   | ns   |
| t <sub>d(off)</sub>   | Turn-Off Delay Time                             | 1                                                                                                       | _    | 74   | 118  | ns   |
| t <sub>f</sub>        | Fall Time                                       |                                                                                                         | _    | 58   | 93   | ns   |
| Qg                    | Total Gate Charge                               | $V_{S1S2} = -10 \text{ V}, I_{S1S2} = -5.7 \text{ A},$                                                  | -    | 22   | 30   | nC   |
| Q <sub>gs</sub>       | Gate1 to Source1 Charge                         | $V_{G1S1} = -4.5 \text{ V}, V_{G2S2} = 0 \text{ V}$                                                     | _    | 3.6  | _    | nC   |
| Q <sub>gd</sub>       | Gate1 to Source2 "Miller" Charge                | 1                                                                                                       | _    | 7.7  | _    | nC   |
| DRAIN-SO              | URCE CHARACTERISTICS                            |                                                                                                         |      |      |      |      |
| I <sub>fss</sub>      | Maximum Continuous Source1–Source2 Did          | de Forward Current                                                                                      | _    | _    | -5.7 | Α    |
| $V_{fss}$             | Source1 to Source2 Diode Forward Voltage        | $V_{G1S1} = 0 \text{ V}, V_{G2S2} = -4.5 \text{ V},$<br>$I_{fSS} = -5.7 \text{ A (Note 2)}$             | -    | -1   | -1.6 | V    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

1.  $R_{\theta JA}$  is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material.  $R_{\theta JC}$  is guaranteed

by design while  $R_{\theta CA}$  is determined by the user's board design.



a.  $57^{\circ}\text{C/W}$  when mounted on a 1 in<sup>2</sup> pad of 2 oz copper



b. 161°C/W when mounted on a minimum pad of 2 oz copper

- 2. Pulse Test: Pulse Width < 300 μs, Duty cycle < 2.0%.
- 3. The diode connected between the gate and source serves only as protection against ESD. No gate overvoltage rating is implied.

#### TYPICAL CHARACTERISTICS (T<sub>J</sub> = 25°C, unless otherwise noted)



Figure 1. On-Region Characteristics



Figure 2. On-Region Characteristics



Figure 3. Normalized On-Resistance vs. Source1 to Source2 Current and Gate Voltage



Figure 4. Normalized On-Resistance vs. Source1 to Source2 Current and Gate Voltage



Figure 5. Normalized On Resistance vs. Junction Temperature



Figure 6. On Resistance vs. Gate to Source Voltage

#### TYPICAL CHARACTERISTICS (T<sub>J</sub> = 25°C, unless otherwise noted) (continued)



Figure 7. Transfer Characteristics



Figure 8. Source1 to Source2 Diode Forward Voltage vs. Source Current



Figure 9. Gate Charge Characteristics



Figure 10. Capacitance vs. Source1 to Source2 Voltage



Figure 11. Gate Leakage Current vs.
Gate to Source Voltage



Figure 12. Forward Bias Safe Operating Area

#### TYPICAL CHARACTERISTICS (T<sub>J</sub> = 25°C, unless otherwise noted) (continued)



Figure 13. Single Pulse Maximum Power Dissipation



Figure 14. Junction-to-Ambient Transient Thermal Response Curve

#### PACKAGE MARKING AND ORDERING INFORMATION

| Device     | Device Marking | Package                                    | Reel Size | Tape Width | Shipping <sup>†</sup> |
|------------|----------------|--------------------------------------------|-----------|------------|-----------------------|
| FDMB2308PZ | 308            | WDFN6 2x3, 0.65P<br>(Pb-Free, Halide Free) | 7"        | 8 mm       | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

POWERTRENCH is registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries

MicroFET is trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.



WDFN6 2x3, 0.65P CASE 511CX **ISSUE O** 

**DATE 31 JUL 2016** 





# RECOMMENDED LAND PATTERN





### NOTES:

- A. PACKAGE CONFORMS TO JEDEC MO-229 EXCEPT WHERE NOTED.
- B. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 2009.
- C. LAND PATTERN RECOMMENDATION IS EXISTING INDUSTRY LAND PATTERN.
- D. DIMENSIONS ARE IN MILLIMETERS.
- E. REFERENCE DIMENSIONS ARE UNCONTROLLED

**BOTTOM VIEW** 

| DOCUMENT NUMBER: | 98AON13612G      | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | WDFN6 2X3, 0.65P |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales