# Memory FRAM # 4 M Bit (256 K × 16) # MB85R4002A #### **■ DESCRIPTIONS** The MB85R4002A is an FRAM (Ferroelectric Random Access Memory) chip consisting of 262,144 words $\times$ 16 bits of nonvolatile memory cells fabricated using ferroelectric process and silicon gate CMOS process technologies. The MB85R4002A is able to retain data without using a back-up battery, as is needed for SRAM. The memory cells used in the MB85R4002A can be used for 10<sup>10</sup> read/write operations, which is a significant improvement over the number of read and write operations supported by Flash memory and E<sup>2</sup>PROM. The MB85R4002A uses a pseudo-SRAM interface that is compatible with conventional asynchronous SRAM. #### **■ FEATURES** • Bit configuration : 262,144 words × 16 bits • LB and UB data byte control • Read/write endurance : 10<sup>10</sup> times / byte • Data retention : 10 years ( + 55 °C), 55 years ( + 35 °C) Operating power supply voltage : 3.0 V to 3.6 V • Low power operation : Operating power supply current 15 mA (Typ) Standby current 50 µA (Typ) Operation ambient temperature range : − 40 °C to + 85 °C • Package : 48-pin plastic TSOP (FPT-48P-M48) RoHS compliant #### **■ PIN ASSIGNMENTS** #### **■ PIN DESCRIPTIONS** | Pin Number | Pin Name | Functional Description | |----------------------|---------------|------------------------------------------------------------------------| | 1 to 8, 17 to 25, 48 | A0 to A17 | Address Input pins | | 29 to 36, 38 to 45 | I/O1 to I/O16 | Data Input/Output pins | | 26 | CE1 | Chip Enable 1 Input pin | | 12 | CE2 | Chip Enable 2 Input pin | | 11 | WE | Write Enable Input pin | | 28 | ŌĒ | Output Enable Input pin | | 14, 15 | LB, UB | Data Byte Control Input pins | | 16, 37 | VDD | Supply Voltage pins Connect all two pins to the power supply. | | 13, 27, 46 | VSS | Ground pins Connect all three pins to ground. | | 9, 47 | NC | No Connect pins<br>Leave these pins open, or connect to VDD or<br>VSS. | | 10 | DNU | Do Not Use pin<br>Make sure to connect this pin to VDD. | ## **■ BLOCK DIAGRAM** ## **■ FUNCTIONAL TRUTH TABLE** | Mode | CE1 | CE2 | WE | ŌĒ | LB | ŪB | I/O1 to I/O8 | I/O9 to I/O16 | Supply<br>Current | | | | | | | | | | | | |-------------------|-----|-----|----|----|----|----|--------------|---------------|-------------------|--|--|--|--|--|--|---|---|------|-------------|--| | | Н | Х | Х | Х | Χ | Х | | | | | | | | | | | | | | | | Standby Precharge | Х | L | Х | Х | Χ | Х | Hi-Z | Hi-Z | Standby | | | | | | | | | | | | | Standby Frecharge | Х | Х | Н | Н | Х | Х | 111-2 | 111-2 | (IsB) | | | | | | | | | | | | | | Х | Х | Х | Χ | Н | Н | | | | | | | | | | | | | | | | | | | | | L | L | Data Output | Data Output | | | | | | | | | | | | | | | Ł | Н | Н | L | L | Н | Data Output | Hi-Z | | | | | | | | | | | | | | Read | | | | | Н | L | Hi-Z | Data Output | 1 | | | | | | | | | | | | | Neau | | | | | L | L | Data Output | Data Output | | | | | | | | | | | | | | | L | 工 | Н | L | L | Н | Data Output | Hi-Z | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Н | L | Hi-Z | Data Output | | | Read | | | | | L | L | Data Output | Data Output | | | | | | | | | | | | | | (Pseudo-SRAM, | L | Н | Н | Ł | L | Н | Data Output | Hi-Z | | | | | | | | | | | | | | OE control*¹) | | | | | Н | L | Hi-Z | Data Output | Operation | | | | | | | | | | | | | | | | | | L | L | Data Input | Data Input | (IDD) | | | | | | | | | | | | | | Ł | Н | L | Н | L | Н | Data Input | Hi-Z | | | | | | | | | | | | | | Write | | | | | Н | L | Hi-Z | Data Input | | | | | | | | | | | | | | vviite | | | | | L | L | Data Input | Data Input | 1 | | | | | | | | | | | | | | L | 工 | L | Н | L | Н | Data Input | Hi-Z | ] | | | | | | | | | | | | | | | | | | Н | L | Hi-Z | Data Input | ] | | | | | | | | | | | | | Write | | | | | L | L | Data Input | Data Input | ] | | | | | | | | | | | | | (Pseudo-SRAM, | L | Н | ¥ | Н | L | Н | Data Input | Hi-Z | ] | | | | | | | | | | | | | WE control*2) | | | | | Н | L | Hi-Z | Data Input | | | | | | | | | | | | | Note: $L = V_{IL}$ , $H = V_{IH}$ , X can be either H, L, $\neg v$ or $rac{1}{\sqrt{2}}$ , Hi-Z = High Impedance 元: Latch address and latch data at falling edge, 点: Latch address and latch data at rising edge <sup>\*1 :</sup> $\overline{\text{OE}}$ control of the Pseudo-SRAM means the valid address at the falling edge of $\overline{\text{OE}}$ to read. <sup>\*2 :</sup> $\overline{\text{WE}}$ control of the Pseudo-SRAM means the valid address and data at the falling edge of $\overline{\text{WE}}$ to write. #### ■ ABSOLUTE MAXIMUM RATINGS | Parameter | Symbol | Rat | Unit | | |-------------------------------|-----------------|------------|-----------------------------|-------| | Farameter | Зупион | Min | Max | Ollit | | Power Supply Voltage* | V <sub>DD</sub> | -0.5 | +4.0 | V | | Input Pin Voltage* | Vin | -0.5 | $V_{DD} + 0.5 \ ( \le 4.0)$ | V | | Output Pin Voltage* | Vоит | -0.5 | $V_{DD} + 0.5 \ ( \le 4.0)$ | V | | Operation Ambient Temperature | TA | -40 | +85 | ۰C | | Storage Temperature | Тѕтс | <b>-55</b> | +125 | °C | <sup>\*:</sup> All voltages are referenced to VSS (ground 0 V). WARNING: Semiconductor devices may be permanently damaged by application of stress (including, without limitation, voltage, current or temperature) in excess of absolute maximum ratings. Do not exceed any of these ratings. #### ■ RECOMMENDED OPERATING CONDITIONS | Parameter | Symbol | | l lmi4 | | | |-------------------------------|----------|-----------------------|--------|-----------------------------------|------| | Farameter | Symbol | Min | Тур | Max | Unit | | Power Supply Voltage* | $V_{DD}$ | 3.0 | 3.3 | 3.6 | V | | High Level Input Voltage* | Vін | V <sub>DD</sub> × 0.8 | _ | V <sub>DD</sub> + 0.5<br>( ≤ 4.0) | V | | Low Level Input Voltage* | Vıl | -0.5 | _ | +0.6 | V | | Operation Ambient Temperature | TA | - 40 | _ | +85 | °C | <sup>\*:</sup> All voltages are referenced to VSS (ground 0 V). WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated under these conditions. Any use of semiconductor devices will be under their recommended operating condition. Operation under any conditions other than these conditions may adversely affect reliability of device and could result in device failure. No warranty is made with respect to any use, operating conditions or combinations not represented on this data sheet. If you are considering application under any conditions other than listed herein, please contact sales representatives beforehand. #### **■ ELECTRICAL CHARACTERISTICS** #### 1. DC Characteristics (within recommended operating conditions) | Parameter Symbol | | Condition | | Unit | | | |----------------------------------|----------|-----------------------------------------------------------------------------------------------------|---------------------|------|-----|-------| | Farameter | Syllibol | Condition | Min | Тур | Max | Oilit | | Input Leakage Current*1 | lu | $V_{IN} = 0 V to V_{DD}$ | | | 10 | μΑ | | Output Leakage Current | ILO | $V_{OUT} = 0 \text{ V to } V_{DD},$<br>$\overline{CE}1 = V_{IH} \text{ or } \overline{OE} = V_{IH}$ | | | 10 | μΑ | | Operating Power Supply Current*2 | ldd | $\overline{\text{CE}}$ 1 = 0.2 V, CE2 = V <sub>DD</sub> - 0.2 V, I <sub>out</sub> = 0 mA | | 15 | 20 | mA | | | | $\overline{CE}1 \ge V_{DD} - 0.2 \text{ V}$ | | | | | | Standby Current*3 | Isa | CE2 ≤ 0.2 V | | 50 | 150 | μΑ | | Standby Current | 128 | $\overline{OE} \ge V_{DD} - 0.2 \text{ V}, \ \overline{WE} \ge V_{DD} - 0.2 \text{ V}$ | _ | | 130 | | | | | $\overline{LB} \ge V_{DD} - 0.2 \text{ V}, \ \overline{UB} \ge V_{DD} - 0.2 \text{ V}$ | | | | | | High Level Output Voltage | Vон | $I_{OH} = -1.0 \text{ mA}$ | $V_{DD} \times 0.8$ | _ | _ | V | | Low Level Output Voltage | Vol | IoL = 2.0 mA | _ | _ | 0.4 | V | <sup>\*1 :</sup> This also applies to DNU pins. $<sup>^*2</sup>$ : During the measurement of $I_{DD}$ , the Address and Data In were taken to only change once per active cycle. lout: output current <sup>\*3 :</sup> All pins other than setting pins shall be input at the CMOS level voltages such as H $\geq$ V<sub>DD</sub> - 0.2 V, L $\leq$ 0.2 V. #### 2. AC Characteristics #### • AC Test Conditions Power Supply Voltage : 3.0 V to 3.6 VOperation Ambient Temperature : -40 °C to +85 °CInput Voltage Amplitude : 0.3 V to 2.7 V Input Rising Time : 5 ns Input Falling Time : 5 ns Input Evaluation Level : 2.0 V / 0.8 V Output Evaluation Level : 2.0 V / 0.8 V Output Load Capacitance : 50 pF ## (1) Read Cycle | Downwoodon | Combal | Va | lue | l lm:t | |-----------------------|------------------|-----|-----|--------| | Parameter | Symbol | Min | Max | Unit | | Read Cycle time | trc | 150 | _ | ns | | CE1 Active Time | t <sub>CA1</sub> | 120 | _ | ns | | CE2 Active Time | t <sub>CA2</sub> | 120 | _ | ns | | OE Active Time | <b>t</b> RP | 120 | | ns | | LB, UB Active Time | <b>t</b> BP | 120 | | ns | | Precharge Time | <b>t</b> PC | 20 | | ns | | Address Setup Time | tas | 0 | | ns | | Address Hold Time | <b>t</b> AH | 50 | | ns | | OE Setup Time | <b>t</b> es | 0 | | ns | | LB, UB Setup Time | <b>t</b> BS | 5 | | ns | | Output Data Hold time | tон | 0 | | ns | | Output Set Time | tız | 30 | _ | ns | | CE1 Access Time | t <sub>CE1</sub> | _ | 120 | ns | | CE2 Access Time | t <sub>CE2</sub> | _ | 120 | ns | | OE Access Time | toe | _ | 120 | ns | | Output Floating Time | tонz | _ | 20 | ns | # (2) Write Cycle | Parameter | Symbol | Va | Value | | | |--------------------|------------------|-----|-------|------|--| | Parameter | Syllibol | Min | Max | Unit | | | Write Cycle Time | twc | 150 | _ | ns | | | CE1 Active Time | <b>t</b> CA1 | 120 | | ns | | | CE2 Active Time | t <sub>CA2</sub> | 120 | _ | ns | | | LB, UB Active Time | <b>t</b> BP | 120 | _ | ns | | | Precharge Time | <b>t</b> PC | 20 | _ | ns | | | Address Setup Time | tas | 0 | _ | ns | | | Address Hold Time | <b>t</b> ah | 50 | | ns | | | LB, UB Setup Time | <b>t</b> BS | 5 | | ns | | | Write Pulse Width | twp | 120 | _ | ns | | | Data Setup Time | tos | 0 | _ | ns | | | Data Hold Time | <b>t</b> DH | 50 | | ns | | | Write Setup Time | tws | 0 | _ | ns | | # 3. Pin Capacitance | Parameter | Symbol | Condition | | Value | | Unit | |---------------------------|--------|-----------------------------------------------------------------|-----|-------|-----|-------| | Faranietei | Зуппоп | Condition | Min | Тур | Max | Ollit | | Input Capacitance | Cin | ., ., ., ., | _ | _ | 10 | pF | | Output Capacitance | Соит | $V_{DD} = V_{IN} = V_{OUT} = 0 V,$<br>$f = 1 MHz, T_A = +25 °C$ | _ | _ | 10 | pF | | DNU Pin Input Capacitance | CDNU | | _ | _ | 10 | pF | #### **■ TIMING DIAGRAMS** ## 1. Read Cycle Timing (CE1 Control) ## 2. Read Cycle Timing (CE2 Control) # 3. Read Cycle Timing (OE Control) ## 4. Write Cycle Timing (CE1 Control) ## 5. Write Cycle Timing (CE2 Control) # 6. Write Cycle Timing (WE Control) #### **■ POWER ON/OFF SEQUENCE** | Parameter | Symbol | | Value | | | | |-----------------------------------|-------------|------|-------|-----|------|--| | Farameter | Symbol | Min | Тур | Max | Unit | | | CE1 level hold time for Power OFF | <b>t</b> PD | 85 | | | ns | | | CE1 level hold time for Power ON | <b>t</b> PU | 85 | | _ | ns | | | Power supply rising time | <b>t</b> R | 0.05 | | 200 | ms | | If the device does not operate within the specified conditions of read cycle, write cycle or power on/off sequence, memory data can not be guaranteed. In case the power is turned on or off, use the power supply reset IC and fix the CE2 to low level, to prevent unexpected writing. Use either of $\overline{\text{CE}}1$ or CE2, or both to disable control of the device. #### **■ FRAM CHARACTERISTICS** | Item | Min | Max | Unit | Parameter | |------------------------|------------------|-----|------------|-------------------------------------------------------| | Read/Write Endurance*1 | 10 <sup>10</sup> | _ | Times/byte | Operation Ambient Temperature T <sub>A</sub> = +85 °C | | Data Retention*2 | 10 | _ | Years | Operation Ambient Temperature T <sub>A</sub> = +55 °C | | Data Retention - | 55 | _ | i eais | Operation Ambient Temperature T <sub>A</sub> = +35 °C | <sup>\*1:</sup> Total number of reading and writing defines the minimum value of endurance, as an FRAM memory operates with destructive readout mechanism. #### **■ NOTES ON USE** Data written before performing IR reflow is not guaranteed after IR reflow. <sup>\*2 :</sup> Minimun values define retention time of the first reading/writing data right after shipment, and these values are calculated by qualification results. #### **■ ESD AND LATCH-UP** | Test | DUT | Value | |---------------------------------------------------------------------|------------------|-----------| | ESD HBM (Human Body Model)<br>JESD22-A114 compliant | | ≥ 2000 V | | ESD MM (Machine Model)<br>JESD22-A115 compliant | | ≥ 200 V | | ESD CDM (Charged Device Model)<br>JESD22-C101 compliant | | _ | | Latch-Up (I-test)<br>JESD78 compliant | MB85R4002ANC-GE1 | _ | | Latch-Up (V <sub>supply</sub> overvoltage test)<br>JESD78 compliant | | _ | | Latch-Up (Current Method)<br>Proprietary method | | ≥ 300 mA | | Latch-Up (C-V Method)<br>Proprietary method | | _ | #### • Current method of Latch-Up Resistance Test Note: The voltage $V_{IN}$ is increased gradually and the current $I_{IN}$ of 300 mA at maximum shall flow. Confirm the latch up does not occur under $I_{IN}=\pm300$ mA. In case the specific requirement is specified for I/O and $I_{IN}$ cannot be 300 mA, the voltage shall be • C-V method of Latch-Up Resistance Test Note: Charge voltage alternately switching 1 and 2 approximately 2 sec interval. This switching process is considered as one cycle. Repeat this process 5 times. However, if the latch-up condition occurs before completing 5 times, this test must be stopped immediately. #### ■ REFLOW CONDITIONS AND FLOOR LIFE | Item | Condition | | | | | |----------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Method | IR (infrared reflow) , Convection | | | | | | Times | 2 | | | | | | | Before unpacking | Please use within 2 years after production. | | | | | | From unpacking to 2nd reflow | Within 8 days | | | | | Floor life | In case over period of floor life | Baking with 125 °C+/-3 °C for 24hrs+2hrs/-0hrs is required. Then please use within 8 days. (Please remember baking is up to 2 times | | | | | Floor life condition | Between 5 °C and 30 °C and also below 70%RH required. (It is preferred lower humidity in the required temp range.) | | | | | #### **Reflow Profile** (a) Average ramp-up rate (b) Preheat & Soak (e) Cooling (c) Average ramp-up rate (d) Peak temperature (d') Liquidous temperature : 1 °C/s to 4 °C/s : 170 °C to 190 °C, 60 s to 180 s : 1 °C/s to 4 °C/s : Temperature 260 °C Max; 255 °C within 10 s : Up to 230 °C within 40 s or Up to 225 °C within 60 s or Up to 220 °C within 80 s : Natural cooling or forced cooling Note: Temperature on the top of the package body is measured. #### **■ RESTRICTED SUBSTANCES** This product complies with the regulations below (Based on current knowledge as of November 2011). - EU RoHS Directive (2002/95/EC) - China RoHS (Administration on the Control of Pollution Caused by Electronic Information Products (电子信息产品污染控制管理办法)) - Vietnam RoHS (30/2011/TT-BCT) Restricted substances in each regulation are as follows. | Substances | Threshold | Contain status* | |---------------------------------------|-----------|-----------------| | Lead and its compounds | 1,000 ppm | О | | Mercury and its compounds | 1,000 ppm | 0 | | Cadmium and its compounds | 100 ppm | О | | Hexavalent chromium compound | 1,000 ppm | 0 | | Polybrominated biphenyls (PBB) | 1,000 ppm | 0 | | Polybrominated diphenyl ethers (PBDE) | 1,000 ppm | 0 | <sup>\*:</sup> The mark of "O" shows below a threshold value. # **■ ORDERING INFORMATION** | Part Number | Package | Shipping form | Minimum shipping quantity | |------------------|--------------------------------------|---------------|---------------------------| | MB85R4002ANC-GE1 | 48-pin plastic TSOP<br>(FPT-48P-M48) | Tray | 1 | #### **■ PACKAGE DIMENSIONS** ## **■ MARKING** #### **■ SHIPPING FORM** #### 1. Tray #### 1.1 Tray Dimensions - \*1: For a product of witch part number is suffixed with "E1", a " G 🔊 " marks is display to the moisture barrier - \*2: The size of the outer box may be changed depending on the quantity of inner boxes. - \*3: The space in the outer box will be filled with empty inner boxes, or cushions, etc. - \*4: Please refer to an attached sheet about the indication label. bag and the inner boxes. \*5: The packing materials except tray may differ slightly from the color and dimensions depend on country of manufacture. Note: The packing specifications may not be applied when the product is delivered via a distributer. #### 1.3 Product label indicators Label I: Label on Inner box/Moisture Barrier Bag/ (It sticks it on the reel for the emboss taping) [C-3 Label (50mm x 100mm) Supplemental Label (20mm x 100mm)] Label II-A: Label on Outer box [D Label] (100mm x 100mm) Label II-B: Outer boxes product indicate Note: Depending on shipment state, "Label II-A" and "Label II-B" on the external boxes might not be printed. ## 1.4 Dimensions for Containers ## (1) Dimensions for inner box | L | W | Н | |-----|-----|----| | 165 | 360 | 75 | (Dimensions in mm) ## (2) Dimensions for outer box | L | W | H | |-----|-----|-----| | 355 | 385 | 195 | (Dimensions in mm) # **■ MAJOR CHANGES IN THIS EDITION** A change on a page is indicated by a vertical line drawn on the left side of that page. | Page | Section | Change Results | |------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | ■ FEATURES | Revised the Data retention.<br>10 years ( + 55 °C)<br>→ 10 years ( + 55 °C), 55 years ( + 35 °C) | | 4 | ■ FUNCTIONAL TRUTH TABLE | Revised the table. | | 5 | ■ ABSOLUTE MAXIMUM RANGES | Revised the Storage Temperature. $-40 ^{\circ}\text{C} \rightarrow +55 ^{\circ}\text{C}$ | | 12 | ■ POWER ON/OFF SEQUENCE | Deleted the following description: "Because turning the power-on from an intermediate level cause malfunction, when the power is turned on, VDD is required to be started from 0V (see the figure below)." Moved the following description under the table: "If the device does not operate within the specified conditions of read cycle, write cycle or power on/off sequence, memory data can not be guaranteed. In case the power is turned on or off, use the power supply reset IC and fix the CE2 to low level, to prevent unexpected writing. Use either of CE1 or CE2, or both to disable control of the device." | | | ■ FRAM CHARACTERISTICS | Revised the table and Note. | # **FUJITSU SEMICONDUCTOR LIMITED** Nomura Fudosan Shin-yokohama Bldg. 10-23, Shin-yokohama 2-Chome, Kohoku-ku Yokohama Kanagawa 222-0033, Japan Tel: +81-45-415-5858 http://jp.fujitsu.com/fsl/en/ For further information please contact: #### North and South America FUJITSU SEMICONDUCTOR AMERICA, INC. 1250 E. Arques Avenue, M/S 333 Sunnyvale, CA 94085-5401, U.S.A. Tel: +1-408-737-5600 Fax: +1-408-737-5999 http://us.fujitsu.com/micro/ #### **Europe** FUJITSU SEMICONDUCTOR EUROPE GmbH Pittlerstrasse 47, 63225 Langen, Germany Tel: +49-6103-690-0 Fax: +49-6103-690-122 http://emea.fujitsu.com/semiconductor/ #### Korea FUJITSU SEMICONDUCTOR KOREA LTD. 902 Kosmo Tower Building, 1002 Daechi-Dong, Gangnam-Gu, Seoul 135-280, Republic of Korea Tel: +82-2-3484-7100 Fax: +82-2-3484-7111 http://kr.fujitsu.com/fsk/ #### **Asia Pacific** FUJITSU SEMICONDUCTOR ASIA PTE. LTD. 151 Lorong Chuan, #05-08 New Tech Park 556741 Singapore Tel: +65-6281-0770 Fax: +65-6281-0220 http://sg.fujitsu.com/semiconductor/ FUJITSU SEMICONDUCTOR SHANGHAI CO., LTD. 30F, Kerry Parkside, 1155 Fang Dian Road, Pudong District, Shanghai 201204, China Tel: +86-21-6146-3688 Fax: +86-21-6146-3660 http://cn.fujitsu.com/fss/ FUJITSU SEMICONDUCTOR PACIFIC ASIA LTD. 2/F, Green 18 Building, Hong Kong Science Park, Shatin, N.T., Hong Kong Tel: +852-2736-3232 Fax: +852-2314-4207 http://cn.fujitsu.com/fsp/ #### All Rights Reserved. FUJITSU SEMICONDUCTOR LIMITED, its subsidiaries and affiliates (collectively, "FUJITSU SEMICONDUCTOR") reserves the right to make changes to the information contained in this document without notice. Please contact your FUJITSU SEMICONDUCTOR sales representatives before order of FUJITSU SEMICONDUCTOR device. Information contained in this document, such as descriptions of function and application circuit examples is presented solely for reference to examples of operations and uses of FUJITSU SEMICONDUCTOR device. FUJITSU SEMICONDUCTOR disclaims any and all warranties of any kind, whether express or implied, related to such information, including, without limitation, quality, accuracy, performance, proper operation of the device or non-infringement. If you develop equipment or product incorporating the FUJITSU SEMICONDUCTOR device based on such information, you must assume any responsibility or liability arising out of or in connection with such information or any use thereof. FUJITSU SEMICONDUCTOR assumes no responsibility or liability for any damages whatsoever arising out of or in connection with such information or any use thereof. Nothing contained in this document shall be construed as granting or conferring any right under any patents, copyrights, or any other intellectual property rights of FUJITSU SEMICONDUCTOR or any third party by license or otherwise, express or implied. FUJITSU SEMICONDUCTOR assumes no responsibility or liability for any infringement of any intellectual property rights or other rights of third parties resulting from or in connection with the information contained herein or use thereof. The products described in this document are designed, developed and manufactured as contemplated for general use including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high levels of safety is secured, could lead directly to death, personal injury, severe physical damage or other loss (including, without limitation, use in nuclear facility, aircraft flight control system, air traffic control system, mass transport control system, medical life support system and military application), or (2) for use requiring extremely high level of reliability (including, without limitation, submersible repeater and artificial satellite). FUJITSU SEMICONDUCTOR shall not be liable for you and/or any third party for any claims or damages arising out of or in connection with above-mentioned uses of the products arising out of or in connection with above-mentioned uses of the products. Any semiconductor devices fail or malfunction with some probability. You are responsible for providing adequate designs and safeguards against injury, damage or loss from such failures or malfunctions, by incorporating safety design measures into your facility, equipments and products such as redundancy, fire protection, and prevention of overcurrent levels and other abnormal operating conditions. operating conditions. The products and technical information described in this document are subject to the Foreign Exchange and Foreign Trade Control Law of Japan, and may be subject to export or import laws or regulations in U.S. or other countries. You are responsible for ensuring compliance with such laws and regulations relating to export or re-export of the products and technical information described herein. All company names, brand names and trademarks herein are property of their respective owners. Edited: Sales Promotion Department