256K X 36, 512K X 18 3.3V Synchronous SRAMs 3.3V I/O, Burst Counter Pipelined Outputs, Single Cycle Deselect AS8C803600 AS8C801800 #### **Features** - 256K x 36, 512K x 18 memory configurations - Supports high system speed: - 150MHz 3.8ns clock access time - ◆ LBO input selects interleaved or linear burst mode - Self-timed write cycle with global write control (GW), byte write enable (BWE), and byte writes (BWx) - 3.3V core power supply - Power down controlled by ZZ input - 3.3V I/O supply (VDDQ) - Packaged in a JEDEC Standard 100-pin thin plastic quad flatpack (TQFP) address and control registers. Internal logic allows the SRAM to generate a self-timed write based upon a decision which can be left until the end of the write cycle. The burst mode feature offers the highest level of performance to the 256K x 36 / 512K x 18. The SRAMs contain write, data, The burst mode feature offers the highest level of performance to the system designer, as the AS8C803600/801800 can provide four cycles of data for a single address presented to the SRAM. An internal burst address counter accepts the first cycle address from the processor, initiating the access sequence. The first cycle of output data will be pipelined for one cycle before it is available on the next rising clock edge. If burst mode operation is selected ( $\overline{\text{ADV}}$ =LOW), the subsequent three cycles of output data will be available to the user on the next three rising clock edges. The order of these three addresses are defined by the internal burst counter and the $\overline{\text{LBO}}$ input pin. The AS8C803600/801800 SRAMs utilize the latest high-performance CMOS process and are packaged in a JEDEC standard 14mm x 20mm 100-pin thin plastic quad flatpack (TQFP), ## **Description** The AS8C803600/801800 are high-speed SRAMs organized as #### **Pin Description Summary** | A0-A18 | Address Inputs | Input | Synchronous | |-------------------------------------------------------------------------------------|-----------------------------------|--------|--------------| | CE | Chip Enable | Input | Synchronous | | CS <sub>0</sub> , $\overline{\text{CS}}_1$ | Chip Selects | Input | Synchronous | | ŌĒ | Output Enable | Input | Asynchronous | | GW | Global Write Enable | Input | Synchronous | | BWE | Byte Write Enable | Input | Synchronous | | $\overline{BW}_1$ , $\overline{BW}_2$ , $\overline{BW}_3$ , $\overline{BW}_4^{(1)}$ | Individual Byte Write Selects | Input | Synchronous | | CLK | Clock | Input | N/A | | ĀDV | Burst Address Advance | Input | Synchronous | | ADSC | Address Status (Cache Controller) | Input | Synchronous | | ADSP | Address Status (Processor) | Input | Synchronous | | <u>IBO</u> | Linear / Interleaved Burst Order | Input | DC | | ZZ | Sleep Mode | Input | Asynchronous | | I/O0-I/O31, I/OP1-I/OP4 | Data Input / Output | I/O | Synchronous | | VDD, VDDQ | Core Power, I/O Power | Supply | N/A | | Vss | Ground | Supply | N/A | NOTE: 1. $\overline{BW}_3$ and $\overline{BW}_4$ are not applicable for other devices ## Pin Definitions<sup>(1)</sup> | Symbol | Pin Function | I/O | Active | Description | |---------------------------|--------------------------------------|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <b>A</b> 0- <b>A</b> 18 | Address Inputs | _ | N/A | Synchronous Address inputs. The address register is triggered by a combination of the rising edge of CLK and ADSC Low or ADSP Low and CE Low. | | ADSC | Address Status<br>(Cache Controller) | _ | LOW | Synchronous Address Status from Cache Controller. ADSC is an active LOW input that is used to load the address registers with new addresses. | | ADSP | Address Status<br>(Processor) | Ι | LOW | Synchronous Address Status from Processor. $\overline{ADSP}$ is an active LOW input that is used to load the address registers with new addresses. $\overline{ADSP}$ is gated by $\overline{CE}$ . | | ĀD∇ | Burst Address<br>Advance | I | LOW | Synchronous Address Advance. $\overline{\text{ADV}}$ is an active LOW input that is used to advance the internal burst counter, controlling burst access after the initial address is loaded. When the input is HIGH the burst counter is not incremented; that is, there is no address advance. | | BWE | Byte Write Enable | I | LOW | Synchronous byte write enable gates the byte write inputs $\overline{BW}_1$ - $\overline{BW}_4$ . If $\overline{BWE}$ is LOW at the rising edge of CLK then $\overline{BW}_2$ inputs are passed to the next stage in the circuit. If $\overline{BWE}$ is HIGH then the byte write inputs are blocked and only $\overline{GW}$ can initiate a write cycle. | | BW1-BW4 | Individual Byte<br>Write Enables | I | LOW | Synchronous byte write enables. $\overline{BW}_1$ controls I/O <sub>0-7</sub> , I/O <sub>P1</sub> , $\overline{BW}_2$ controls I/O <sub>8-15</sub> , I/O <sub>P2</sub> , etc. Any active byte write causes all outputs to be disabled. | | CE | Chip Enable | _ | LOW | Synchronous chip enable. $\overline{CE}$ is used with CSo and $\overline{CS}_1$ to enable the IDT71V67603/7803. $\overline{CE}$ also gates $\overline{ADSP}$ . | | CLK | Clock | _ | N/A | This is the clock input. All timing references for the device are made with respect to this input. | | CS <sub>0</sub> | Chip Select 0 | I | HIGH | Synchronous active HIGH chip select. CSo is used with $\overline{\text{CE}}$ and $\overline{\text{CS}}_1$ to enable the chip. | | ŪS₁ | Chip Select 1 | I | LOW | Synchronous active LOW chip select. $\overline{CS}_1$ is used with $\overline{CE}$ and CSo to enable the chip. | | GW | Global Write<br>Enable | _ | LOW | Synchronous global write enable. This input will write all four 9-bit data bytes when LOW on the rising edge of CLK. GW supersedes individual byte write enables. | | I/O0-I/O31<br>I/OP1-I/OP4 | Data Input/Output | I/O | N/A | Synchronous data input/output (VO) pins. Both the data input path and data output path are registered and triggered by the rising edge of CLK. | | LBO | Linear Burst Order | I | LOW | Asynchronous burst order selection input. When $\overline{\text{LBO}}$ is HIGH, the interleaved burst sequence is selected. When $\overline{\text{LBO}}$ is LOW the Linear burst sequence is selected. $\overline{\text{LBO}}$ is a static input and must not change state while the device is operating. | | ŌĒ | Output Enable | I | LOW | Asynchronous output enable. When $\overline{\text{OE}}$ is LOW the data output drivers are enabled on the VO pins if the chip is also selected. When $\overline{\text{OE}}$ is HIGH the VO pins are in a high-impedance state. | | V <sub>DD</sub> | Power Supply | N/A | N/A | 3.3V core power supply. | | VDDQ | Power Supply | N/A | N/A | 3.3V VO Supply. | | Vss | Ground | N/A | N/A | Ground. | | NC | No Connect | N/A | N/A | NC pins are not electrically connected to the device. | | ZZ | Sleep Mode | I | HIGH | Asynchronous sleep mode input. ZZ HIGH will gate the CLK internally and power down the AS8C803600/1800 to its lowest power consumption level. Data retention is guaranteed in Sleep Mode. | NOTE: <sup>1.</sup> All synchronous inputs must meet specified setup and hold times with respect to CLK. #### **Functional Block Diagram** #### Absolute Maximum Ratings<sup>1)</sup> | _ === 0 = === | | | | |------------------------|--------------------------------------|-------------------|------| | Symbol | Rating | Commercial | Unit | | VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +4.6 | V | | VTERM <sup>(3,6)</sup> | Terminal Voltage with Respect to GND | -0.5 to VDD | V | | VTERM <sup>(4,6)</sup> | Terminal Voltage with Respect to GND | -0.5 to VDD +0.5 | V | | VTERM <sup>(5,6)</sup> | Terminal Voltage with Respect to GND | -0.5 to VDDQ +0.5 | V | | TA <sup>(7)</sup> | Operating Temperature | -0 to +70 | °C | | TBIAS | Temperature<br>Under Bias | -55 to +125 | °C | | Tstg | Storage<br>Temperature | -55 to +125 | °C | | Рт | Power Dissipation | 2.0 | W | | ЮИТ | DC Output Current | 50 | mA | NOTES: 5310 tbl 03 - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. VDD terminals only. - 3. VDDQ terminals only. - 4. Input terminals only. - 5. I/O terminals only. - 6. This is a steady-state DC parameter that applies after the power supplies have ramped up. Power supply sequencing is not necessary; however, the voltage on any input or I/O pin cannot exceed VDDQ during power supply ramp up. - 7. Ta is the "instant on" case temperature. # Recommended Operating Temperature and Supply Voltage | Grade | Temperature <sup>(1)</sup> | Vss | <b>V</b> DD | VDDQ | |------------|----------------------------|-----|-------------|---------| | Commercial | 0°C to +70°C | 0V | 3.3V±5% | 3.3V±5% | | Industrial | -40°C to +85°C | 0V | 3.3V±5% | 3.3V±5% | 1. Ta is the "instant on" case temperature. 5310 tbl 04 # Recommended DC Operating Conditions | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|-----------------------------|---------------------|------|-----------|------| | VDD | Core Supply Voltage | 3.135 | 3.3 | 3.465 | ٧ | | VDDQ | I/O Supply Voltage | 3.135 | 3.3 | 3.465 | ٧ | | Vss | Supply Voltage | 0 | 0 | 0 | ٧ | | V⊪ | Input High Voltage - Inputs | 2.0 | | VDD +0.3 | ٧ | | V⊪ | Input High Voltage - I/O | 2.0 | | VDDQ +0.3 | V | | VIL | Input Low Voltage | -0.3 <sup>(1)</sup> | _ | 0.8 | V | 5310 tbl 05 #### NOTE: 1. VIL (min) = -1.0V for pulse width less than tcyc/2, once per cycle. # **100 Pin TQFP Ca pacitance** (TA = +25°C, f = 1.0MHz) | Symbol | Parameter <sup>(1)</sup> | Conditions | Мах. | Unit | |--------|--------------------------|------------|------|------| | CIN | Input Capacitance | VIN = 3dV | 5 | pF | | Cvo | I/O Capacitance | Vout = 3dV | 7 | pF | 5310 tbl 07 ## 165 fBGA Capacitance $(TA = +25^{\circ}C, f = 1.0MHz)$ | Symbol | Parameter <sup>(1)</sup> | Conditions | Max. | Unit | |--------|--------------------------|------------|------|------| | CIN | Input Capacitance | VIN = 3dV | 7 | pF | | Cvo | I/O Capacitance | Vout = 3dV | 7 | pF | 5310 tbl 07b ## 119 BGA Capacitance $(TA = +25^{\circ}C, f = 1.0MHz)$ | Symbol | Parameter <sup>(1)</sup> | Conditions | Max. | Unit | |--------|--------------------------|------------|------|------| | CIN | Input Capacitance | VIN = 3dV | 7 | pF | | Cvo | I/O Capacitance | Vout = 3dV | 7 | pF | 5310 tbl 07a #### NOTE: 1. This parameter is guaranteed by device characterization, but not production tested. ## Pin Configuration - 256K x 36, 100-Pin TQFP ## **Top View** #### NOTES: - 1. Pin 14 can either be directly connected to VDD, or connected to an input voltage ≥ VIH, or left unconnected. - 2. Pin 64 can be left unconnected and the device will always remain in active mode. ## Pin Configuration - 512K x 18, 100-Pin TQFP ## **Top View** #### NOTES: - 1. Pin 14 can either be directly connected to VDD, or connected to an input voltage ≥ VIH, or left unconnected. - 2. Pin 64 can be left unconnected and the device will always remain in active mode. # DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range (VDD = 3.3V ± 5%) | Symbol | Parameter | Test Conditions | Min. | Max. | Unit | |--------|-------------------------------------------------|-------------------------------------------------|------|------|------| | LI | Input Leakage Current | $V_{DD} = Max., V_{IN} = 0V \text{ to } V_{DD}$ | Ī | 5 | μA | | ILZZ | ZZ and LBO Input Leakage Current <sup>(1)</sup> | VDD = Max., VIN = 0V to VDD | | 30 | μA | | ILO | Output Leakage Current | Vout = 0V to VDDQ, Device Deselected | Ī | 5 | μA | | Vol | Output Low Voltage | IoL = +8mA, $VDD = Min$ . | I | 0.4 | V | | Vон | Output High Voltage | Iон = -8mA, Vdd = Min. | 2.4 | _ | V | #### NOTE: 5310 tbl 08 # DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(1)</sup> | Combal | Documenter Test Conditions | | 150MHz | | 133MHz | | Unit | | |--------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------|-------|--------|-------|------|----| | Symbol | symbol Parameter Test Conditions | | Com'l only | Com'l | Ind | Com'l | Ind | | | IDD | Operating Power Supply<br>Current | Device Selected, Outputs Open, $VDD = Max.$ , $VDDQ = Max.$ , $VDDQ = Max.$ , $VIN \ge VIH Or \le VIL$ , $f = fmax^{(2)}$ | 340 | 305 | 325 | 260 | 280 | mA | | ISB1 | CMOS Standby Power<br>Supply Current | Device Deselected, Outputs Open, VDD = Max., VDDQ = Max., VN $\geq$ VHD or $\leq$ VLD, f = $0^{(2.3)}$ | 50 | 50 | 70 | 50 | 70 | mA | | ISB2 | Clock Running Power<br>Supply Current | Device Deselected, Outputs Open, VDD = Max., VDDQ = Max., VN $\geq$ VHD or $\leq$ VLD, f = fmAx $^{(2,3)}$ | 160 | 155 | 175 | 150 | 170 | mA | | lzz | Full Sleep Mode Supply<br>Current | $ZZ \ge VHD$ , $VDD = Max$ . | 50 | 50 | 70 | 50 | 70 | mA | **AC Test Load** 5310 tbl 09 VDDQ/2 #### NOTES: - 1. All values are maximum guaranteed values. - 2. At f = fmax, inputs are cycling at the maximum frequency of read cycles of 1/tcvc while ADSC = LOW; f=0 means no input lines are changing. - 3. For I/Os VHD = VDDQ 0.2V, VLD = 0.2V. For other inputs VHD = VDD 0.2V, VLD = 0.2V. # AC Test Conditions (VDDQ = 3.3V) | <u> </u> | | |--------------------------------|--------------| | Input Pulse Levels | 0 to 3V | | Input Rise/Fall Times | 2ns | | Input Timing Reference Levels | 1.5V | | Output Timing Reference Levels | 1.5V | | AC Test Load | See Figure 1 | Figure 2. Lumped Capacitive Load, Typical Derating <sup>1.</sup> The LBO pin will be internally pulled to Vpp if it is not actively driven in the application and the ZZ pin will be internally pulled to Vps if not actively driven. ## **Synchronous Truth Table**(1,3) | Operation Operation | Address<br>Used | Œ | CS <sub>0</sub> | <b>CS</b> ₁ | ADSP | ADSC | ĀDV | Ğ₩ | BWE | B₩x | ŌĒ<br>(2) | CLK | I/O | |------------------------------|-----------------|---|-----------------|-------------|------|------|-----|----|-----|-----|-----------|-----|--------------| | Deselected Cycle, Power Down | None | Н | Х | Х | Х | L | Х | Х | Х | Χ | Х | - | HI-Z | | Deselected Cycle, Power Down | None | L | Χ | Н | L | Х | Χ | Х | Χ | Χ | Χ | - | HI-Z | | Deselected Cycle, Power Down | None | L | L | Х | L | Χ | Х | Х | Х | Χ | Х | - | HI-Z | | Deselected Cycle, Power Down | None | L | Х | Н | Х | L | Х | Х | Х | Χ | Х | - | HI-Z | | Deselected Cycle, Power Down | None | L | L | Х | Х | L | Х | Х | Χ | Χ | Х | - | HI-Z | | Read Cycle, Begin Burst | External | L | Н | L | L | Χ | Х | Х | Χ | Χ | L | - | Douт | | Read Cycle, Begin Burst | External | L | Н | L | L | Х | Χ | Х | Χ | Χ | Н | - | HI-Z | | Read Cycle, Begin Burst | External | L | Н | L | Н | L | Х | Н | Н | Χ | L | - | Dоит | | Read Cycle, Begin Burst | External | L | Н | L | Н | L | Χ | Н | L | Н | L | - | Dоит | | Read Cycle, Begin Burst | External | L | Н | L | Н | L | Х | Н | L | Н | Н | - | HI-Z | | Write Cycle, Begin Burst | External | L | Н | L | Н | L | Х | Н | L | L | Х | - | Din | | Write Cycle, Begin Burst | External | L | Н | L | Н | L | Х | L | Χ | Χ | Х | - | Din | | Read Cycle, Continue Burst | Next | Χ | Х | Х | Н | Н | L | Н | Н | Χ | L | - | Douт | | Read Cycle, Continue Burst | Next | Χ | Х | Х | Н | Н | L | Н | Н | Χ | Н | - | HI-Z | | Read Cycle, Continue Burst | Next | Χ | Х | Х | Н | Н | L | Н | Х | Н | L | - | Douт | | Read Cycle, Continue Burst | Next | Χ | Х | Х | Н | Н | L | Н | Х | Н | Н | - | HI-Z | | Read Cycle, Continue Burst | Next | Н | Х | Х | Х | Н | L | Н | Н | Χ | L | - | Douт | | Read Cycle, Continue Burst | Next | Н | Х | Х | Х | Н | L | Н | Н | Χ | Н | - | HI-Z | | Read Cycle, Continue Burst | Next | Н | Х | Х | Х | Н | L | Н | Х | Η | L | - | Douт | | Read Cycle, Continue Burst | Next | Н | Х | Х | Х | Н | L | Н | Х | Н | Н | - | HI-Z | | Write Cycle, Continue Burst | Next | Χ | Х | Х | Н | Н | L | Н | L | L | Х | - | Din | | Write Cycle, Continue Burst | Next | Χ | Χ | Х | Н | Н | L | L | Χ | Χ | Х | - | Din | | Write Cycle, Continue Burst | Next | Н | Х | Х | Х | Н | L | Н | L | L | Х | - | Din | | Write Cycle, Continue Burst | Next | Н | Χ | Х | Х | Н | L | L | Χ | Χ | Х | - | Din | | Read Cycle, Suspend Burst | Current | Χ | Х | Х | Н | Н | Н | Н | Н | Χ | L | - | <b>D</b> оит | | Read Cycle, Suspend Burst | Current | Χ | Х | Х | Н | Н | Н | Н | Н | Χ | Н | - | HI-Z | | Read Cycle, Suspend Burst | Current | Χ | Х | Х | Н | Н | Н | Н | Χ | Н | L | - | <b>D</b> оит | | Read Cycle, Suspend Burst | Current | Χ | Х | Х | Н | Н | Н | Н | Χ | Н | Н | - | HI-Z | | Read Cycle, Suspend Burst | Current | Н | Х | Х | Х | Н | Н | Н | Н | Χ | L | - | Douт | | Read Cycle, Suspend Burst | Current | Н | Х | Х | Х | Н | Н | Н | Н | Χ | Н | - | HI-Z | | Read Cycle, Suspend Burst | Current | Н | Х | Х | Х | Н | Н | Н | Х | Н | L | - | Douт | | Read Cycle, Suspend Burst | Current | Н | Х | Х | Х | Н | Н | Н | Х | Н | Н | - | HI-Z | | Write Cycle, Suspend Burst | Current | Х | Х | Х | Н | Н | Н | Н | L | L | Х | - | DIN | | Write Cycle, Suspend Burst | Current | Х | Х | Х | Н | Н | Н | L | Х | Χ | Х | - | DIN | | Write Cycle, Suspend Burst | Current | Н | Х | Х | Х | Н | Н | Н | L | L | Х | - | DIN | | Write Cycle, Suspend Burst | Current | Н | Х | Х | Х | Н | Н | L | Х | Χ | Х | - | Din | #### NOTES: L = VIL, H = VIH, X = Don't Care. OE is an asynchronous input. <sup>3.</sup> ZZ = low for this table. #### Synchronous Write Function Truth Table<sup>(1, 2)</sup> | Operation | Ū₩ | BWE | <b>BW</b> ₁ | BW₂ | <b>BW</b> ₃ | BW <sub>4</sub> | |-----------------------------|----|-----|-------------|-----|-------------|-----------------| | Read | Н | Н | Х | Х | Х | Х | | Read | Н | L | Н | Н | Н | Н | | Write all Bytes | L | Х | Х | Х | Х | Х | | Write all Bytes | Н | L | L | L | L | L | | Write Byte 1 <sup>(3)</sup> | Н | L | L | Н | Н | Н | | Write Byte 2 <sup>(3)</sup> | Н | L | Н | L | Н | Н | | Write Byte 3 <sup>(3)</sup> | Н | L | Н | Н | L | Н | | Write Byte 4 <sup>(3)</sup> | Н | Ĺ | Н | Н | Н | L | NOTES: 5310 tbl 12 - 1. L = VIL, H = VIH, X = Don't Care. - 2. $\overline{BW}_3$ and $\overline{BW}_4$ are not applicable other devices - 3. Multiple bytes may be selected during the same cycle. #### Asynchronous Truth Table<sup>(1)</sup> | Operation <sup>(2)</sup> | ŌĒ | 77 | I/O Status | Power | |--------------------------|----|----|------------------|---------| | Read | L | L | Data Out | Active | | Read | Н | L | High-Z | Active | | Write | Х | L | High-Z – Data In | Active | | Deselected | Х | L | High-Z | Standby | | Sleep Mode | Х | Н | High-Z | Sleep | NOTES: 5310 tbl 13 - 1. L = VIL, H = VIH, X = Don't Care. - $2. \ \ Synchronous \ function \ pins \ must \ be \ biased \ appropriately \ to \ satisfy \ operation \ requirements.$ #### Interleaved Burst SequenceTable (LBO=VDD) | | Sequence 1 | | Sequence 2 | | Sequence 3 | | Sequence 4 | | |-------------------------------|------------|----|------------|----|------------|----|------------|----| | | A1 | A0 | <b>A</b> 1 | A0 | A1 | A0 | A1 | A0 | | First Address | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | | Second Address | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | | Third Address | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | | Fourth Address <sup>(1)</sup> | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | NOTE: 5310 tbl 14 ## Linear Burst Sequence Table (LBO=Vss) | | Sequ | Sequence 1 | | Sequence 2 | | Sequence 3 | | ence 4 | | |-------------------------------|------|------------|----|------------|----|------------|----|--------|--| | | A1 | A0 | A1 | A0 | A1 | A0 | A1 | A0 | | | First Address | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | | | Second Address | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | | | Third Address | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | | | Fourth Address <sup>(1)</sup> | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | | NOTE: <sup>1.</sup> Upon completion of the Burst sequence the counter wraps around to its initial state. <sup>1.</sup> Upon completion of the Burst sequence the counter wraps around to its initial state. #### **AC Electrical Characteristics** #### (VDD = 3.3V ±5%, Commercial and Industrial Temperature Ranges) | | | 166 | MHz | 150 | MHz | 133MHz | | | |---------------------|-------------------------------------|------|----------|------|------|--------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | | | | | | | | | | | tcyc | Clock Cycle Time | 6 | | 6.7 | | 7.5 | | ns | | tcH <sup>(1)</sup> | Clock High Pulse Width | 2.4 | | 2.6 | | 3 | _ | ns | | tcL <sup>(1)</sup> | Clock Low Pulse Width | 2.4 | _ | 2.6 | | 3 | _ | ns | | Output Pa | rameters | | | | | | | | | tco | Clock High to Valid Data | | 3.5 | | 3.8 | _ | 4.2 | ns | | tcoc | Clock High to Data Change | 1.5 | _ | 1.5 | | 1.5 | _ | ns | | ta.z <sup>(2)</sup> | Clock High to Output Active | 0 | | 0 | _ | 0 | _ | ns | | tcHz <sup>(2)</sup> | Clock High to Data High-Z | 1.5 | 3.5 | 1.5 | 3.8 | 1.5 | 4.2 | ns | | toe | Output Enable Access Time | | 3.5 | _ | 3.8 | _ | 4.2 | ns | | tolz <sup>(2)</sup> | Output Enable Low to Output Active | 0 | _ | 0 | _ | 0 | _ | ns | | tонz <sup>(2)</sup> | Output Enable High to Output High-Z | _ | 3.5 | _ | 3.8 | _ | 4.2 | ns | | Set Up Tir | nes | | <u>I</u> | | | | | | | tsa | Address Setup Time | 1.5 | _ | 1.5 | | 1.5 | | ns | | tss | Address Status Setup Time | 1.5 | | 1.5 | | 1.5 | _ | ns | | tsp | Data In Setup Time | 1.5 | | 1.5 | | 1.5 | _ | ns | | tsw | Write Setup Time | 1.5 | | 1.5 | _ | 1.5 | | ns | | tsav | Address Advance Setup Time | 1.5 | | 1.5 | | 1.5 | | ns | | tsc | Chip Enable/Select Setup Time | 1.5 | | 1.5 | _ | 1.5 | _ | ns | | Hold Time | es | | | | | | | | | tha | Address Hold Time | 0.5 | | 0.5 | _ | 0.5 | | ns | | ths | Address Status Hold Time | 0.5 | | 0.5 | | 0.5 | | ns | | thd | Data In Hold Time | 0.5 | | 0.5 | | 0.5 | | ns | | tHW | Write Hold Time | 0.5 | | 0.5 | | 0.5 | | ns | | thav | Address Advance Hold Time | 0.5 | | 0.5 | _ | 0.5 | | ns | | thc | Chip Enable/Select Hold Time | 0.5 | | 0.5 | _ | 0.5 | _ | ns | | Sleep Mod | de and Configuration Parameters | | | | | | | | | tzzpw | ZZ Pulse Width | 100 | | 100 | _ | 100 | _ | ns | | tzzr <sup>(3)</sup> | ZZ Recovery Time | 100 | | 100 | | 100 | — | ns | | tcfg <sup>(4)</sup> | Configuration Set-up Time | 24 | | 27 | | 30 | | ns | #### NOTES: - 1. Measured as HIGH above VIH and LOW below VIL. - 2. Transition is measured $\pm 200 mV$ from steady-state. - 3. Device must be deselected when powered-up from sleep mode. - 4. tcFG is the minimum time required to configure the device based on the $\overline{LBO}$ input. $\overline{LBO}$ is a static input and must not change during normal operation. ## Timing Waveform of Pipelined Read Cycle<sup>(1,2)</sup> - 1. O1 (Ax) represents the first output from the external address Ax. O1 (Ay) represents the first output from the external address Ay; O2 (Ay) represents the next output data in the burst sequence of the base address Ay, etc. where A0 and A1 are advancing for the four word burst in the sequence defined by the state of the $\overline{LBO}$ input. 2. ZZ input is LOW and $\overline{LBO}$ is Don't Care for this cycle. 3. CS0 timing transitions are identical but inverted to the $\overline{CE}$ and $\overline{CS}$ 1 signals. For example, when $\overline{CE}$ and $\overline{CS}$ 1 are LOW on this waveform, CS0 is HIGH. ## Timing Waveform of Combined Pipelined Read and Write Cycles (1,2,3) NOIES: - 1. Device is selected through entire cycle; $\overline{CE}$ and $\overline{CS}1$ are LOW, CS0 is HIGH. - 2. ZZ input is LOW and LBO is Don't Care for this cycle. - 3. O1 (Ax) represents the first output from the external address Ax. 11 (Ay) represents the first input from the external address Ax. 11 (Ay) represents the external address Ax. 11 (Ay) represents the next output data in the burst sequence of the base address Az, etc. where A0 and A1 are advancing for the four word burst in the sequence defined by the state of the LBO input. # Timing Waveform of Write Cycle No. 1 — $\overline{\text{GW}}$ Controlled<sup>(1,2,3)</sup> - 1. ZZ input is LOW, BWE is HIGH and LBO is Don't Care for this cycle. - O4 (Aw) represents the final output data in the burst sequence of the base address Aw. I1 (Ax) represents the first input from the external address Ax. I1 (Ay) represents the next input data in the burst sequence of the base address Ay, etc. where A0 and A1 are advancing for the four word burst in the sequence defined by the state of the LBO input. In the case of input I2 (Ay) this data is valid for two cycles because ADV is high and has suspended the burst. CS0 timing transitions are identical but inverted to the CE and CS1 signals. For example, when CE and CS1 are LOW on this waveform, CS0 is HIGH. # Timing Waveform of Write Cycle No. 2 — Byte Controlled $^{(1,2,3)}$ <sup>1.</sup> ZZ input is LOW, GW is HIGH and LBO is Don't Care for this cycle. from the external address Ay; I2 (Ay) represents the next input data in the burst sequence of the base address Ay, etc. where A0 and A1 are advancing for the four word burst in the sequence defined by the state of the LBO input. In the case of input I2 (Ay) this data is valid for two cycles because ADV is high and has suspended the burst. 3. CS0 timing transitions are identical but inverted to the CE and CS1 signals. For example, when CE and CS1 are LOW on this waveform, CS0 is HIGH. 2. O4 (Aw) represents the final output data in the burst sequence of the base address Aw. 11 (Ax) represents the first input from the external address Ax. 11 (Ay) represents the first input # Timing Waveform of Sleep (ZZ) and Power-Down $Modes^{(1,2,3)}$ 1. Device must power up in deselected Mode 2. $\overline{\text{LBO}}$ is Don't Care for this cycle. <sup>3.</sup> It is not necessary to retain the state of the input registers throughout the Power-down cycle. 4. CSo timing transitions are identical but inverted to the $\overline{CE}$ and $\overline{CS}_1$ signals. For example, when CE and CS1 are LOW on this waveform, CSo is HIGH. #### **Non-Burst Read Cycle Timing Waveform** NOTES: 5310 drw 14 - 1. ZZ input is LOW, $\overline{ADV}$ is HIGH and $\overline{LBO}$ is Don't Care for this cycle. - 2. (Ax) represents the data for address Ax, etc. - 3. For read cycles, $\overline{\text{ADSP}}$ and $\overline{\text{ADSC}}$ function identically and are therefore interchangable. ## **Non-Burst Write Cycle Timing Waveform** #### NOTES: 5310 drw 15 - 1. ZZ input is LOW, $\overline{ADV}$ and $\overline{OE}$ are HIGH, and $\overline{LBO}$ is Don't Care for this cycle. - 2. (Ax) represents the data for address Ax, etc. - 3. Although only $\overline{GW}$ writes are shown, the functionality of $\overline{BWE}$ and $\overline{BWx}$ together is the same as $\overline{GW}$ . - 4. For write cycles, ADSP and ADSC have different limitations. #### 100-Pin Plastic Thin Quad Flatpack (TQFP) Package Diagram Outline #### **ORDERING INFORMATION** | Alliance | Organization | VCC<br>Range | Package | Operating Temp | Speed<br>Mhz | |-------------------|--------------|--------------|--------------|--------------------|--------------| | AS8C803600-QC150N | 256K x 36 | 3.1 - 3.4V | 100 pin TQFP | Comercial: 0 - 70C | 150 | | AS8C801800-QC150N | 512K x 18 | 3.1 - 3.4V | 100 pin TQFP | Comercial: 0 - 70C | 150 | #### **PART NUMBERING SYSTEM** | AS8C | Device | Conf. | Mode | Package | Operating Temp | Speed | N | |----------------------|---------|---------------------|----------------------------------------------|------------------|----------------|--------|-------------| | Sync.<br>SRAM prefix | 80 = 8M | 18= x18<br>36 = x36 | 01= ZBT<br>00 = Pipelined<br>25 = Flow- Thru | Q = 100 Pin TQFP | 0 ~ 70C | 150MHz | N= Leadfree | Alliance Memory, Inc. 551 Taylor way, suite#1, San Carlos, CA 94070 Tel: 650-610-6800 Fax: 650-620-9211 www.alliancememory.com Copyright © Alliance Memory All Rights Reserved Part Number: AS8C803600/801800 Document Version: v. 1.0 © Copyright 2003 Alliance Memory, Inc. All rights reserved. Our three-point logo, our name and Intelliwatt are trademarks or registered trademarks of Alliance. All other brand and product names may be the trademarks of their respective companies. Alliance reserves the right to make changes to this document and its products at any time without notice. Alliance assumes no responsibility for any errors that may appear in this document. The data contained herein represents Alliance's best data and/or estimates at the time of issuance. Alliance reserves the right to change or correct this data at any time, without notice. If the product described herein is under development, significant changes to these specifications are possible. The information in this product data sheet is intended to be general descriptive information for potential customers and users, and is not intended to operate as, or provide, any guarantee or warrantee to any user or customer. Alliance does not assume any responsibility or liability arising out of the application or use of any product described herein, and disclaims any express or implied warranties related to the sale and/or use of Alliance products including liability or warranties related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to in Alliance's Terms and Conditions of Sale (which are available from Alliance). All sales of Alliance products are made exclusively according to Alliance's Terms and Conditions of Sale. The purchase of products from Alliance does not convey a license under any patent rights, copyrights; mask works rights, trademarks, or any other intellectual property rights of Alliance or third parties. Alliance does not authorize its products for use as critical components in life-supporting systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion of Alliance products in such life-supporting systems implies that