## Digital controller for wireless battery charger (WBC) transmitters Qi 1.1.2 A11 certified, PMA compatible Datasheet - production data #### **Features** - Digital controller for wireless battery charger transmitter - Multiple Qi certified and PMA standard compatible - Support for up to 5 W applications - Mobile - Wearable, sports gear, medical - Remote controllers - Native support to half-bridge and full bridge topologies - 5 V supply voltage - 2 firmware options - Turnkey solution for quick design - APIs available for application customization<sup>(a)</sup> - Peripherals available via APIs<sup>(a)</sup> - ADC with 10 bit precision and 1 $M\Omega$ input impedance - UART - I<sup>2</sup>C master fast/slow speed rate - GPIOs - Memory - Flash and E<sup>2</sup>PROM with read-while-write (RWW) and error correction code (ECC) - Program memory: 32 KBytes Flash; data retention 15 years at 85 °C after 10 kcycles at 25 °C - Data memory: 1 KByte true data E<sup>2</sup>PROM; data retention:15 years at 85 °C after 100 kcycles at 85 °C - RAM: 6 KBytes - · Reference design features - 2 layers PCBs - Active object detection - Graphical user interface for application monitoring - Evaluation boards - Operating temperature: -40 °C up to 105 °C - Package: VFQFPN32 ## **Applications** - Certified Qi A11 - Evaluation board: STEVAL-ISB027V1 - Power rate: 5W - Input: 5V - Qi A13<sup>(a)</sup> - Power rate: 5 W - Input: 5 16 V, 12 V - Wearable<sup>(a)</sup> - Power rate: 2 W - Input: 5 V - PMA<sup>(a)</sup> - power rate: 5 W - input: 5 V a. Contact local sale representative for further details: see www.st.com. Contents # **Contents** | 1 | Desc | cription | | 6 | |---|-------|-----------|---------------------------------------------------|----| | 2 | Intro | duction | n to wireless battery charging systems | 8 | | 3 | Cert | ified Qi | A11 solution | 9 | | | Firm | ware | | 9 | | 4 | Pino | out and | pin description | 10 | | | 4.1 | Pinout | for STWBC in Qi A11 configuration | 10 | | | 4.2 | Pin de | scription | 11 | | 5 | Elec | trical cl | naracteristics | 13 | | | 5.1 | Param | neter conditions | 13 | | | | 5.1.1 | Minimum and maximum values | 13 | | | | 5.1.2 | Typical values | 13 | | | | 5.1.3 | Typical curves | 13 | | | | 5.1.4 | Typical current consumption | 13 | | | | 5.1.5 | Loading capacitors | 14 | | | | 5.1.6 | Pin output voltage | 15 | | | 5.2 | Absolu | ute maximum ratings | 15 | | | 5.3 | Opera | ting conditions | 17 | | | | 5.3.1 | VOUT external capacitor | 18 | | | | 5.3.2 | Internal clock sources and timing characteristics | 18 | | | | 5.3.3 | Memory characteristics | 20 | | | | 5.3.4 | I/O port pin characteristics | 21 | | | | 5.3.5 | Typical output level curves | 23 | | | | 5.3.6 | Fast pad | 25 | | | | 5.3.7 | Reset pin characteristics | 27 | | | | 5.3.8 | I <sup>2</sup> C interface characteristics | 27 | | | | 5.3.9 | 10-bit SAR ADC characteristics | 28 | | | 5.4 | EMC o | characteristics | 31 | | | | 5.4.1 | Electrostatic discharge (ESD) | 31 | | | | 5.4.2 | Static latch-up | 31 | | | | | | | | STWBC | | | Contents | |-------|------|-------------------------|----------| | 6 | Ther | rmal characteristics | 32 | | 7 | Pack | kage information | 33 | | | 7.1 | Package design overview | 33 | | | 7.2 | Package mechanical data | 34 | | 8 | Orde | er codes | 35 | | 9 | Revi | ision history | 35 | List of tables STWBC # List of tables | Table 1. | Pinout description | 11 | |-----------|-------------------------------------------------------------------------|----| | Table 2. | Voltage characteristics | 15 | | Table 3. | Current characteristics | 16 | | Table 4. | Thermal characteristics | 16 | | Table 5. | General operating conditions | 17 | | Table 6. | Operating conditions at power-up/power-down | 17 | | Table 7. | HSI RC oscillator | 18 | | Table 8. | LSI RC oscillator | 19 | | Table 9. | PLL internal source clock | 19 | | Table 10. | Flash program memory/data E <sup>2</sup> PROM memory | 20 | | Table 11. | Voltage DC characteristics | 21 | | Table 12. | Current DC characteristics | | | Table 13. | NRST pin characteristics | 27 | | Table 14. | I <sup>2</sup> C interface characteristics | 27 | | Table 15. | ADC characteristics | | | Table 16. | ADC accuracy characteristics at V <sub>DD</sub> /V <sub>DDA</sub> 3.3 V | | | Table 17. | ADC accuracy characteristics at V <sub>DD</sub> /V <sub>DDA</sub> 5 V | 29 | | Table 18. | ESD absolute maximum ratings | 31 | | Table 19. | Electrical sensitivity | 31 | | Table 20. | Package thermal characteristics | 32 | | Table 21. | VFQFPN32 package dimensions | | | Table 22. | Silicon product order code | 35 | | Table 23. | Document revision history | 35 | | | | | STWBC List of figures # List of figures | Figure 1. | STWBC device architecture | 7 | |------------|-------------------------------------------|------| | Figure 2. | System view of a wireless charging system | 8 | | Figure 3. | STWBC pinout view | . 10 | | Figure 4. | Supply current measurement conditions | . 14 | | Figure 5. | Pin loading conditions | . 14 | | Figure 6. | Pin input voltage | . 15 | | Figure 7. | External capacitor C <sub>VOUT</sub> | . 18 | | Figure 8. | V <sub>OH</sub> standard pad at 3.3 V | . 23 | | Figure 9. | V <sub>OL</sub> standard pad at 3.3 V | . 23 | | Figure 10. | V <sub>OH</sub> standard pad at 5 V | . 24 | | Figure 11. | V <sub>OL</sub> standard pad at 5 V | . 24 | | Figure 12. | V <sub>OH</sub> fast pad at 3.3 V | | | Figure 13. | V <sub>OL</sub> fast pad at 3.3 V | . 25 | | Figure 14. | V <sub>OH</sub> fast pad at 5 V | . 26 | | Figure 15. | V <sub>OL</sub> fast pad at 5 V | | | Figure 16. | ADC conversion accuracy | . 30 | | Figure 17. | VFQFPN32 package outline | . 33 | Description STWBC ## 1 Description The STWBC is the digital controller for wireless battery charger (WBC) transmitters (TX) from STMicroelectronics, offering the most flexible and efficient solution for controlling power transfer to a receiver (RX) in WBC-enabled applications such as phones, wearables, and other battery powered devices that use electromagnetic induction for recharging. As a member of the Qi Wireless Power Consortium and the PMA (Power Matters Alliance), ST ensures full compatibility with these leading wireless charging protocols and holds certification for the Qi 1.1.2 A11 standard. The STWBC performs all the functions for transmitter control: thanks to the internal 96 MHz clock and supporting both half-bridge and full bridge topologies, it is able to precisely control the amount of transmitted power to match the requirements of the receiving unit in terms of maximizing the efficiency of the power transfer. The STWBC comes with firmware options to offer customers the ability to personalize their end product without the need of external microcontrollers: - A turnkey Qi 1.1.2 A11 certified solution, fully interoperable with Qi enabled mobile phones. - API (application programming interface) access to customize the underlying firmware, for example modifying the behavior of the LEDs or GPIOs in response to the receiver behavior and supporting I<sup>2</sup>C and UART communication within a network. The STWBC Qi 1.1.2 A11 certified solution is available in the STMicroelectronics STEVAL-ISB027V1 reference design, intended for all Qi compatible receivers such as in Qi enabled mobile phones. In the reference design the STWBC integrates the foreign object detection (FOD): the digital feedback between TX and RX units allows the detection of metal objects close to the receiver that could result in potential hazards, enabling the STWBC to stop power transmission when such objects are detected. The reference design is offered together with a complete ecosystem to support customers in building their applications, including the Qi 1.1.2 A11 certified board (STEVAL-ISB027V1), API libraries and documentation to develop software customizations, as well as a comprehensive graphical user interface to monitor real-time performance and diagnostics. STWBC Description Figure 1. STWBC device architecture ## 2 Introduction to wireless battery charging systems Wireless battery charging systems replace the traditional power supply cable by means of electromagnetic induction between a transmitting pad (TX) and a battery powered unit (RX), such as a mobile phone or a battery pack. The power transmitter unit is responsible for controlling the transmitting coil and generating the correct amount of power requested by the receiver unit. The receiver unit continuously feedbacks to the transmitter the correct power level requested by modulating the transmitter carrier by means of a controlled resistive of capacitive insertion. Generating the correct amount of power guarantees the highest level of end-to-end efficiency due to reduced energy waste. Also, it helps maintaining a lower operational temperature. The digital feedback is also used to detect foreign objects, i.e.: metal incorrectly exposed to the coils. By stopping the application as soon as a foreign object is detected the risk of damage is reduced. Digital wireless battery transmitters can adapt the amount of energy transferred by the coil by modulating the frequency, duty cycles or coil input voltage. Figure 2. System view of a wireless charging system Thanks to the internal STWBC 96 MHz clock, support for half-bridge and full bridge topologies and protocol detection units, the STWBC can drive the power emitted by a transmitting coil. The STWBC firmware sits on the top of the hardware to monitor and control the correct wireless charging operations. 8/36 DocID027322 Rev 3 ### 3 Certified Qi A11 solution The STWBC has been certified for Qi A11, thanks to the STEVAL-ISB027V1 reference design. The certification is based on the Qi standard version 1.1.2 and supports FOD ("Foreign Object Detection"). The STEVAL-ISB027V1 reference design provides a complete kit which includes the STWBC IC, firmware, layout, graphical interfaces and tools. The layout is based on a cost-effective 2-layer PCB. ### **Firmware** The STWBC firmware is available in two separate software packages: - Turn-key: the firmware is distributed as a binary file. - API customizable: the firmware is designed as a library and external functions as well as peripherals can be added by means of APIs. The software APIs allow a great freedom of application customization. The STWBC and the API library can be accessed by programming the internal controller via standard programming tools such as the IAR $^{\text{TM}}$ Workbench $^{\text{®}}$ Studio. Every STWBC wireless charging architecture is a reference design supported by firmware, evaluation boards, application notes and PCB layouts notes. ## 4 Pinout and pin description The STWBC is a multifunction device that can support several wireless charging architectures. The pinout is therefore application specific. *Section 4.1* shows the pinout used by the STWBC when the Qi A11 configuration is used. ## 4.1 Pinout for STWBC in Qi A11 configuration Figure 3. STWBC pinout view 10/36 DocID027322 Rev 3 # 4.2 Pin description Table 1. Pinout description | Pin no. | Pin name | Pin type | API firmware description | Bin firmware description | |----------|----------------------------------------|----------|---------------------------------------------------------------------|---------------------------------------------------------------------| | 1 | UART_RX <sup>(1)</sup> | DI | UART RX link | UART RX link | | 2 | PWM_AUX/GPIO_2 <sup>(1)</sup> | DO | PWM output or GPO | Not used, must not be connected to any potential | | 3 | I2C_SDA/DIGIN [4] <sup>(1)</sup> | | I2C_SDA / digital input 4 | inactive (internal pull-up) | | 4 | I2C_SCL/DIGIN [5] <sup>(1)</sup> | | I2C_SCL / digital input 5 | inactive (internal pull-up) | | 5 | DRIVEOUT [3] | DO | Output driver for low-side branch right | Output driver for low-side branch right | | 6 | GPIO_0 <sup>(1)</sup> | DO | Digital output for the green light indicator / general purpose I/O | Digital output for the green light indicator | | 7 | GPIO_1 <sup>(1)</sup> | DO | Digital output for the red light indicator / general purpose I/O | Digital output for the red light indicator | | 8 | CPP_INT_3 | Al | Symbol detector | Symbol detector | | 9 | CPP_INT_2 | Al | Vmain monitor | Vmain monitor | | 10 | CPP_REF | Al | External reference for CPP_INT_3 (if not used, must be tied to GND) | External reference for CPP_INT_3 (if not used, must be tied to GND) | | 11 | CPP_INT_1 | Al | Symbol detector | Symbol detector | | 12 | CPP_INT_0 | Al | Symbol detector | Symbol detector | | 13 | VDDA | PS | Analog power supply | Analog power supply | | 14 | VSSA | PS | Analog ground | Analog ground | | 15 | TANK_VOLTAGE | Al | LC tank voltage probe | LC tank voltage probe | | 16 | VBRIDGE | | Inactive (to be tied to GND) | Inactive (to be tied to GND) | | 17 | SPARE_ADC <sup>(1)</sup> | | Spare analog input (to be tied to GND if not used) | Spare analog input (to be tied to GND) | | 18 | NTC_TEMP | Al | NTC temperature measurement. | NTC temperature measurement. | | 19 | ISENSE | Al | LC tank current measurement | LC tank current measurement | | 20 | VMAIN | Al | Vmain monitor | Vmain monitor | | 21 | DRIVEOUT [0] | DO | Output driver for low-side branch left | Output driver for low-side branch left | | 22 | DIGIN [0] <sup>(1)</sup> | | Digital input 0 | Inactive (internal pull-up) | | 23 | DIGIN [1] <sup>(1)</sup> | | Digital input 1 | Inactive (internal pull-up) | | 24 | DRIVEOUT [1] | DO | Output driver for high-side branch left | Output driver for high-side branch left | | | | | Output driver for high-side branch | Output driver for high-side branch | | 25 | DRIVEOUT [2] | DO | right | right | | 25<br>26 | DRIVEOUT [2] DIGIN [2] <sup>(1)</sup> | DO | | | Table 1. Pinout description (continued) | Pin no. | Pin name | Pin type | API firmware description | Bin firmware description | | |---------|------------------------|----------|------------------------------|------------------------------|--| | 28 | NRST | DI | Reset | Reset | | | 29 | VDD | PS | Digital and I/O power supply | Digital and I/O power supply | | | 30 | VSS | PS | Digital and I/O ground | Digital and I/O ground | | | 31 | VOUT | Supply | Internal LDO output | Internal LDO output | | | 32 | UART_TX <sup>(1)</sup> | DO | UART TX link | UART TX link | | <sup>1.</sup> API configurable. ### 5 Electrical characteristics #### 5.1 Parameter conditions Unless otherwise specified, all voltages are referred to $V_{SS}$ . $V_{DDA}$ and $V_{DD}$ must be connected to the same voltage value. $V_{SS}$ and $V_{SSA}$ must be connected together with the shortest wire loop. #### 5.1.1 Minimum and maximum values Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max. (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in *Table 2*, *Table 3* and from *Table 5 on page 17* to *Table 17 on page 29* footnotes and are not tested in production. #### 5.1.2 Typical values Unless otherwise specified, typical data are based on $T_A$ = 25 °C, $V_{DD}$ and $V_{DDA}$ = 3.3 V. They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range. #### 5.1.3 Typical curves Unless otherwise specified, all typical curves are given as design guidelines only and are not tested. #### 5.1.4 Typical current consumption For typical current consumption measurements, $V_{DD}$ and $V_{DDA}$ are connected together as shown in *Figure 4*. **STWBC Electrical characteristics** 5 V or 3.3 V **VDDIO VDDIA GNDIO GNDA** GIPD090520131534FSR Figure 4. Supply current measurement conditions #### **Loading capacitors** 5.1.5 The loading conditions used for the pin parameter measurement are shown in *Figure 5*: Figure 5. Pin loading conditions #### 5.1.6 Pin output voltage The input voltage measurement on a pin is described in Figure 6. Figure 6. Pin input voltage ## 5.2 Absolute maximum ratings Stresses above those listed as 'absolute maximum ratings' may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect the device reliability. Table 2. Voltage characteristics | Symbol | Ratings | Min. | Max. | Unit | |-------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------|----------|------| | V <sub>DDX</sub> - V <sub>SSX</sub> | Supply voltage <sup>(1)</sup> | -0.3 | 6.5 | V | | V <sub>IN</sub> | Input voltage on any other pin <sup>(2)</sup> | VSS -0.3 | VDD +0.3 | V | | V <sub>DD</sub> - V <sub>DDA</sub> | Variation between different power pins | | 50 | mV | | V <sub>SS</sub> - V <sub>SSA</sub> | Variation between all the different ground pins <sup>(3)</sup> | | 50 | IIIV | | V <sub>ESD</sub> | Electrostatic discharge voltage | Refer to absolute maximum rating (electrical sensitivity) in Section 5.4.1 on page 31. | | | <sup>1.</sup> All power $V_{DDX}$ ( $V_{DD}$ , $V_{DDA}$ ) and ground $V_{SSX}$ ( $V_{SS}$ , $V_{SSA}$ ) pins must always be connected to the external power supply. 3. $V_{SS}$ and $V_{SSA}$ signals must be interconnected together with a short wire loop. I<sub>INJ(PIN)</sub> must never be exceeded. This is implicitly insured if V<sub>IN</sub> maximum is respected. If V<sub>IN</sub> maximum cannot be respected, the injection current must be limited externally to the I<sub>INJ(PIN)</sub> value. A positive injection is induced by V<sub>IN</sub> > V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. | Tahla | 3 | Current | chara | cteristics | |-------|----|---------|----------|------------| | Iable | J. | Cullell | . Ciiaia | しししいろいしろ | | Symbol | Ratings | Max. <sup>(1)</sup> | Unit | |------------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------|------| | I <sub>VDDX</sub> | I <sub>VDDX</sub> Total current into VDDX power lines <sup>(2)</sup> | | | | I <sub>VSSX</sub> | Total current out of VSSX power lines <sup>(2)</sup> | 100 | | | I <sub>IO</sub> | Output current sunk by any I/Os and control pin | Ref. to Table 11<br>on page 21 | mA | | | Output current source by any I/Os and control pin | | | | I <sub>INJ(PIN)</sub> <sup>(3)</sup> , <sup>(4)</sup> | INJ(PIN) (3), (4) Injected current on any pin | | | | I <sub>INJ(TOT)</sub> <sup>(3)</sup> , <sup>(4)</sup> , <sup>(5)</sup> | Sum of injected currents | ±20 | | - 1. Data based on characterization results, not tested in production - 2. All power $V_{DDX}$ ( $V_{DD}$ , $V_{DDA}$ ) and ground $V_{SSX}$ ( $V_{SS}$ , $V_{SSA}$ ) pins must always be connected to the external power supply. - I<sub>INJ(PIN)</sub> must never be exceeded. This is implicitly insured if V<sub>IN</sub> maximum is respected. If V<sub>IN</sub> maximum cannot be respected, the injection current must be limited externally to the I<sub>INJ(PIN)</sub> value. A positive injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. - 4. Negative injection disturbs the analog performance of the device. - 5. When several inputs are submitted to a current injection, the maximum $\Sigma_{\text{IINJ(PIN)}}$ is the absolute sum of the positive and negative injected currents (instantaneous values). These results are based on characterization with $\Sigma_{\text{IINJ(PIN)}}$ maximum current injection on four I/O port pins of the device. **Table 4. Thermal characteristics** | Symbol | Ratings | Max. | Unit | |------------------|------------------------------|------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to 150 | °C | | T <sub>J</sub> | Maximum junction temperature | 150 | | ## 5.3 Operating conditions The device must be used in operating conditions that respect the parameters in *Table 5*. In addition, a full account must be taken for all physical capacitor characteristics and tolerances. Table 5. General operating conditions | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |------------------------------------|----------------------------------------------------------------------|-------------|--------------------|--------------------|--------------------|------| | $V_{DD1}, V_{DDA1}$ | Operating voltages | | 3 <sup>(1)</sup> | | 5.5 <sup>(1)</sup> | | | V <sub>DD</sub> , V <sub>DDA</sub> | Nominal operating voltages | | 3.3 <sup>(1)</sup> | | 5 <sup>(1)</sup> | V | | V <sub>OUT</sub> | Core digital power supply | | | 1.8 <sup>(2)</sup> | | | | | C <sub>VOUT</sub> : capacitance of external capacitor <sup>(3)</sup> | | 470 | | 3300 | nF | | | ESR of external capacitor <sup>(2)</sup> | at 1 MHz | 0.05 | | 0.2 | Ω | | | ESL of external capacitor <sup>(2)</sup> | | | | | | | Θ <sub>JA</sub> <sup>(4)</sup> | FR4 multilayer PCB | VFQFPN32 | | 26 | | °C/W | | T <sub>A</sub> | Ambient temperature | Pd = 100 mW | -40 | | 105 | °C | - 1. The external power supply can be within range from 3 V up to 5.5 V. - 2. Internal core power supply voltage. - 3. Care should be taken when the capacitor is selected due to its tolerance, its dependency on temperature, DC bias and frequency. - 4. To calculate $P_{Dmax}$ ( $T_A$ ), use the formula $P_{Dmax}$ = $(T_{Jmax} T_A)/\Theta_{JA}$ . Table 6. Operating conditions at power-up/power-down | Symbol | Parameter | Conditions | Min. <sup>(1)</sup> | Тур. | Max. <sup>(2)</sup> | Unit | |-------------------|--------------------------|------------------------|---------------------|------|---------------------|------| | t <sub>TEMP</sub> | Reset release delay | V <sub>DD</sub> rising | | 3 | | ms | | V <sub>IT</sub> + | Power-on reset threshold | | 2.65 | 2.8 | 2.98 | \/ | | V <sub>IT</sub> - | Brownout reset threshold | | 2.58 | 2.73 | 2.88 | V | - 1. Guaranteed by design, not tested in production. - 2. Power supply ramp must be monotone. #### 5.3.1 VOUT external capacitor The stabilization of the main regulator is achieved by connecting an external capacitor $C_{VOUT}^{(b)}$ to the VOUT pin. The $C_{VOUT}$ is specified in *Section 5.3: Operating conditions*. Care should be taken to limit the series inductance to less than 15 nH. Figure 7. External capacitor C<sub>VOUT</sub> #### 5.3.2 Internal clock sources and timing characteristics #### **HSI RC oscillator** The HSI RC oscillator parameters are specified under general operating conditions for $V_{DD}$ and $T_{A}$ . | Symbol | Parameter | Conditions | Min. <sup>(1)</sup> | Тур. | Max. <sup>(1)</sup> | Unit | |----------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------|------|---------------------|------| | f <sub>HSI</sub> | Frequency | | | 16 | | MHz | | | | V <sub>DD</sub> = 3.3 V<br>T <sub>A</sub> = 25 °C | -1% | | +1% | | | ACC <sub>HSI</sub> | Accuracy of HSI oscillator (factory calibrated) <sup>(1)</sup> , <sup>(2)</sup> | $V_{DD}$ = 3.3 V<br>-40 °C $\leq$ T <sub>A</sub> $\leq$ 105 °C | -4% | | +4% | % | | | | $V_{DD} = 5 \text{ V}$<br>-40 °C ≤ $T_A \le 105 \text{ °C}$ | -4% | | +4% | | | t <sub>SU(HSI)</sub> | HSI oscillator wakeup time including calibration | | | 1 | | μs | Table 7. HSI RC oscillator 18/36 DocID027322 Rev 3 <sup>1.</sup> Data based on characterization results, not tested in production. <sup>2.</sup> Variation referred to $f_{\mbox{\scriptsize HSI}}$ nominal value. b. ESR is the equivalent series resistance and ESL is the equivalent inductance. #### LSI RC oscillator The LSI RC oscillator parameters are specified under general operating conditions for $V_{DD}$ and $T_{A}$ . Table 8. LSI RC oscillator | Symbol | Parameter | Conditions | Min. <sup>(1)</sup> | Тур. | Max. <sup>(1)</sup> | Unit | |----------------------|----------------------------|-------------------------------------------------------------------------------------------------|---------------------|-------|---------------------|------| | f <sub>LSI</sub> | Frequency | | | 153.6 | | kHz | | ACC <sub>LSI</sub> | Accuracy of LSI oscillator | $3.3 \text{ V} \le \text{V}_{DD} \le 5 \text{ V}$<br>-40 °C $\le \text{T}_A \le 105 \text{ °C}$ | -10% | | 10% | % | | t <sub>SU(LSI)</sub> | LSI oscillator wakeup time | | | 7 | | μs | <sup>1.</sup> Guaranteed by design, not tested in production. #### PLL internal source clock Table 9. PLL internal source clock | Symbol | Parameter | Conditions | Min | Тур. | Max. <sup>(1)</sup> | Unit | |-------------------|--------------------------------|---------------------------------------------------------------------------------------------------|-----|------|---------------------|---------| | f <sub>IN</sub> | Input frequency <sup>(2)</sup> | 0.01/ .1/ .51/ | | 16 | | MHz | | f <sub>OUT</sub> | Output frequency | $3.3 \text{ V} \le \text{V}_{DD} \le 5 \text{ V}$<br>-40 °C $\le \text{T}_{A} \le 105 \text{ °C}$ | | 96 | | IVII IZ | | t <sub>lock</sub> | PLL lock time | - 10 0 = 1A = 100 0 | | | 200 | μs | <sup>1.</sup> Data based on characterization results, not tested in production. <sup>2.</sup> PLL maximum input frequency 16 MHz. ## 5.3.3 Memory characteristics ## Flash program and memory/data E<sup>2</sup>PROM memory General conditions: $T_A$ = -40 °C to 105 °C. Table 10. Flash program memory/data E<sup>2</sup>PROM memory | Symbol | Parameter | Conditions | Min. <sup>(1)</sup> | Typ. <sup>(1)</sup> | Max. <sup>(1)</sup> | Unit | |--------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------------|---------------------|---------------------|--------| | t <sub>PROG</sub> | Standard programming time (including erase) for byte/word/block (1 byte/4 bytes/128 bytes) | | | 6 | 6.6 | ms | | | Fast programming time for 1 block (128 bytes) | | | 3 | 3.3 | | | t <sub>ERASE</sub> | Erase time for 1 block (128 bytes) | | | 3 | 3.3 | ms | | | Erase/write cycles( <sup>(2)</sup> (program memory) | T <sub>A</sub> = 25 °C | 10 K | | | | | N <sub>WE</sub> | Erase/write cycles <sup>(2)</sup> (data memory) | T <sub>A</sub> = 85 °C | 100 K | | | Cycles | | | Erase/write cycles <sup>c</sup> /(data memory) | T <sub>A</sub> = 105 °C | 35 K | | | | | | Data retention (program memory) after 10 K erase/write cycles at T <sub>A</sub> = 25 °C | T <sub>RET</sub> = 85 °C | 15 | | | | | 4 | Data retention (program memory) after 10 K erase/write cycles at T <sub>A</sub> = 25 °C | T <sub>RET</sub> = 105 °C | 11 | | | Years | | t <sub>RET</sub> | Data retention (data memory) after 100 K erase/write cycles at T <sub>A</sub> = 85 °C | T <sub>RET</sub> = 85 °C | 15 | | | rears | | | Data retention (data memory) after 35 K erase/write cycles at T <sub>A</sub> = 105 °C | T <sub>RET</sub> = 105 °C | 6 | | | | | I <sub>DDPRG</sub> | Supply current during program and erase cycles | $-40 ^{\circ}\text{C} \le T_{A} \le 105 ^{\circ}\text{C}$ | | 2 | | mA | <sup>1.</sup> Data based on characterization results, not tested in production. <sup>2.</sup> The physical granularity of the memory is 4 bytes, so cycling is performed on 4 bytes even when a write/erase operation addresses a single byte. ## 5.3.4 I/O port pin characteristics The I/O port pin parameters are specified under general operating conditions for $V_{DD}$ and $T_A$ unless otherwise specified. Unused input pins should not be left floating. Table 11. Voltage DC characteristics | Symbol | Description | Min. <sup>(1)</sup> | Тур. | Max. <sup>(1)</sup> | Unit | |------------------|-----------------------------------------------------------------------------------------------|--------------------------------------|--------------------|-----------------------|------| | V <sub>IL</sub> | Input low voltage | -0.3 | | 0.3 * V <sub>DD</sub> | | | V <sub>IH</sub> | Input high voltage <sup>(2)</sup> | 0.7 * V <sub>DD</sub> | | $V_{DD}$ | | | V <sub>OL1</sub> | Output low voltage at 3.3 V <sup>(3)</sup> | | | 0.4 <sup>(4)</sup> | | | V <sub>OL2</sub> | Output low voltage at 5 V <sup>(3)</sup> | | | 0.5 | | | V <sub>OL3</sub> | Output low voltage high sink at 3.3 V / 5 V <sup>(2)</sup> , <sup>(5)</sup> , <sup>(6)</sup> | | 0.6 <sup>(4)</sup> | | V | | V <sub>OH1</sub> | Output high voltage at 3.3 V <sup>(3)</sup> | V <sub>DD</sub> - 0.4 <sup>(4)</sup> | | | | | V <sub>OH2</sub> | Output high voltage at 5 V <sup>(3)</sup> | V <sub>DD</sub> - 0.5 | | | | | V <sub>OH3</sub> | Output high voltage high sink at 3.3 V / 5 V <sup>(2)</sup> , <sup>(5)</sup> , <sup>(6)</sup> | V <sub>DD</sub> - 0.6 <sup>(4)</sup> | | | | | H <sub>VS</sub> | Hysteresis input voltage <sup>(7)</sup> | 0.1 * V <sub>DD</sub> | | | | | R <sub>PU</sub> | Pull-up resistor | 30 | 45 | 60 | kΩ | <sup>1.</sup> Data based on characterization result, not tested in production. <sup>2.</sup> All signals are not 5 V tolerant (input signals can't be exceeded $V_{DDX}$ ( $V_{DDX} = V_{DD}$ , $V_{DDA}$ ). <sup>3.</sup> Parameter applicable to signals: GPIO\_[0:2], DRIVEOUT[0:3], PWM\_AUX. <sup>4.</sup> Electrical threshold voltage not yet characterized at -40 °C. <sup>5.</sup> Parameter applicable to signal: SWIM. <sup>6.</sup> Parameter applicable to signal: DIGIN [0]. <sup>7.</sup> Applicable to any digital inputs. **Table 12. Current DC characteristics** | Symbol | Description | Min. | Тур. | Max. <sup>(1)</sup> | Unit | |---------------------|--------------------------------------------------------------------------------------------------|------|------|---------------------|-------| | I <sub>OL1</sub> | Standard output low level current at 3.3 V and V <sub>OL1</sub> <sup>(2)</sup> | | | 1.5 | | | I <sub>OL2</sub> | Standard output low level current at 5 V and V <sub>OL 2</sub> <sup>(2)</sup> | | | 3 | | | I <sub>OLhs1</sub> | High sink output low level current at 3.3 V and V <sub>OL3</sub> <sup>(3)</sup> , <sup>(4)</sup> | | | 5 | | | I <sub>OLhs2</sub> | High sink output low level current at 5 V and V <sub>OL</sub> <sup>(3)</sup> , <sup>(4)</sup> | | | 7.75 | mA | | I <sub>OH1</sub> | Standard output high level current at 3.3 V and V <sub>OH1</sub> <sup>(2)</sup> | | | 1.5 | ША | | I <sub>OH2</sub> | Standard output high level current at 5 V and V <sub>OLH2</sub> <sup>(2)</sup> | | | 3 | | | I <sub>OHhs1</sub> | High sink output low level current at 3.3 V and V <sub>OH3</sub> <sup>(3)</sup> , <sup>(4)</sup> | | | 5 | | | I <sub>OHhs2</sub> | High sink output low level current at 5 V and V <sub>OH3</sub> <sup>(3)</sup> , <sup>(4)</sup> | | | 7.75 | | | $I_{LKg}$ | Input leakage current digital - analog $V_{SS} \le V_{IN} \ge V_{DD}^{(5)}$ | | | ± 1 | μА | | l_ <sub>lnj</sub> | Injection current <sup>(6)</sup> , <sup>(7)</sup> | | | ±4 | mA | | $\Sigma$ l $_{lnj}$ | Total injection current (sum of all I/O and control pins) <sup>(6)</sup> | | | ± 20 | 111/4 | - 1. Data based on characterization result, not tested in production. - 2. Parameter applicable to signals: GPIO\_[0:2], DRIVEOUT[0:3], PWM\_AUX. - 3. Parameter applicable to signal: SWIM. - 4. Parameter applicable to signal: DIGIN [0]. - 5. Applicable to any digital inputs. - 6. Maximum value must never be exceeded. - Negative injection current on the ADCIN [7:0] signals (product depending) => SPARE\_ADC signals have to avoid since impact the ADC conversion accuracy. #### 5.3.5 Typical output level curves This section shows the typical output voltage level curves measured on a single output pin for the two-pad family present in the STWBC device. #### Standard pad This pad is associated to the following signals: DIGIN [0:1], SWIM and GPIO\_[0:2] when available. 800 700 600 500 Vdd=3.3V, 400 T=-25°C 300 Vdd=3.3V, T=30°C 200 Vdd=3.3V, 100 T=105°C 0 -100 -Iol [mA] Figure 9. $V_{OL}$ standard pad at 3.3 V **STWBC Electrical characteristics** 6 5 4 Vdd=5V, T=-25°C 3 Vdd=5V, 2 T=30°C 1 Vdd=5V, T=105°C 0 10 12 14 16 18 20 Ioh [mA] Figure 10. V<sub>OH</sub> standard pad at 5 V #### Fast pad 5.3.6 This pad is associated to the DRIVEOUT[0:3], PWM\_AUX signals if the external pin is available. Figure 12. V<sub>OH</sub> fast pad at 3.3 V Figure 14. V<sub>OH</sub> fast pad at 5 V 6 5 4 Voh [V] Vdd=5V, T=-25°C Vdd=5V, 2 T=30°C 1 Vdd=5V, T=105°C 0 10 12 14 16 18 20 0 2 Figure 15. V<sub>OL</sub> fast pad at 5 V Ioh [mA] #### 5.3.7 Reset pin characteristics The reset pin parameters are specified under general operating conditions for $V_{DD}$ and $T_{A}$ unless otherwise specified. Table 13. NRST pin characteristics | Symbol | Parameter | Conditions | Min. <sup>(1)</sup> | Тур. | Max. <sup>(1)</sup> | Unit | |-------------------------|----------------------------------------------|------------------------|-----------------------|------|-----------------------|------| | V <sub>IL(NRST)</sub> | NRST input low level voltage <sup>(1)</sup> | | -0.3 | | 0.3 x V <sub>DD</sub> | | | V <sub>IH(NRST)</sub> | NRST input high level voltage <sup>(1)</sup> | | 0.7 x V <sub>DD</sub> | | V <sub>DD</sub> + 0.3 | V | | V <sub>OL(NRST)</sub> | NRST output low level voltage <sup>(1)</sup> | I <sub>OL</sub> = 2 mA | | | 0.5 | | | R <sub>PU(NRST)</sub> | NRST pull-up resistor <sup>(2)</sup> | | 30 | 40 | 60 | kΩ | | t <sub>IFP(NRST)</sub> | NRST input filtered pulse <sup>(3)</sup> | | | | 75 | ns | | t <sub>INFP(NRST)</sub> | NRST not input filtered pulse <sup>(3)</sup> | | 500 | | | 110 | | t <sub>OP(NRST)</sub> | NRST output filtered pulse <sup>(3)</sup> | | 15 | | | μs | <sup>1.</sup> Data based on characterization results, not tested in production. #### 5.3.8 I<sup>2</sup>C interface characteristics Table 14. I<sup>2</sup>C interface characteristics | Comple ed | Downwood. | Standa | rd mode | Fast mode | | Unit | |-----------------------------------------|---------------------------------------------------------|---------------------|---------------------|---------------------|---------------------|------| | Symbol | Parameter | Min. <sup>(1)</sup> | Max. <sup>(1)</sup> | Min. <sup>(1)</sup> | Max. <sup>(1)</sup> | Unit | | t <sub>w(SCLL)</sub> | SCL clock low time | 4.7 | | 1.3 | | ше | | t <sub>w(SCLH)</sub> | SCL clock high time | 4.0 | | 0.6 | | μs | | t <sub>su(SDA)</sub> | SDA setup time | 250 | | 100 | | | | t <sub>h(SDA)</sub> | SDA data hold time | 0 <sup>(2)</sup> | | 0 <sup>(2)</sup> | 900 <sup>(2)</sup> | no | | $t_{r(SDA)} t_{r(SCL)}$ | SDA and SCL rise time (VDD = 3.3 to 5 V) <sup>(3)</sup> | | 1000 | | 300 | ns | | t <sub>f(SDA)</sub> t <sub>f(SCL)</sub> | SDA and SCL fall time (VDD = 3.3 to 5 V) <sup>(3)</sup> | | 300 | | 300 | | | t <sub>h(STA)</sub> | START condition hold time | 4.0 | | 0.6 | | | | t <sub>su(STA)</sub> | Repeated START condition setup time | 4.7 | | 0.6 | | μs | | t <sub>su(STO)</sub> | STOP condition setup time | 4.0 | | 0.6 | | μs | | t <sub>w(STO:STA)</sub> | STOP to START condition time (bus free) | 4.7 | | 1.3 | | μs | | C <sub>b</sub> | Capacitive load for each bus line <sup>(4)</sup> | | 50 | | 50 | pF | <sup>1.</sup> Data based on standard I<sup>2</sup>C protocol requirement, not tested in production. <sup>2.</sup> The RPU pull-up equivalent resistor is based on a resistive transistor. <sup>3.</sup> Data guaranteed by design, not tested in production. <sup>2.</sup> The maximum hold time of the start condition has only to be met if the interface does not stretch the low time <sup>3.</sup> I<sup>2</sup>C multifunction signals require the high sink pad configuration and the interconnection of 1 K pull-up resistances. <sup>4.</sup> 50 pF is the maximum load capacitance value to meet the $I^2C$ std timing specifications. #### 5.3.9 10-bit SAR ADC characteristics The 10-bit SAR ADC oscillator parameters are specified under general operating conditions for $V_{DDA}$ and $T_A$ unless otherwise specified. Table 15. ADC characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |--------------------|-------------------------------------------|------------|------|-------|--------------------------------------|------| | N | Resolution | | | 10 | | bit | | R <sub>ADCIN</sub> | ADC input impedance | | 1 | | | МΩ | | V <sub>IN1</sub> | Conversion voltage range for gain x1 | | 0 | | 1.25 <sup>(1)</sup> , <sup>(2)</sup> | | | V <sub>ref</sub> | ADC main reference voltage <sup>(3)</sup> | | | 1.250 | | V | - 1. Maximum input analog voltage cannot exceed V<sub>DDA</sub>. - Exceeding the maximum voltage on the SPARE\_ADC signals for the related conversion scale must be avoided since the ADC conversion accuracy can be impacted. - 3. ADC reference voltage at $T_A$ = 25 °C. #### ADC accuracy characteristics at V<sub>DD</sub>/V<sub>DDA</sub> 3.3 V Table 16. ADC accuracy characteristics at V<sub>DD</sub>/V<sub>DDA</sub> 3.3 V | Symbol | Parameter | Typ. <sup>(1)</sup> | Min. <sup>(2)</sup> | Max. <sup>(2)</sup> | Unit | |------------------|-------------------------------------------------------------------------------|---------------------|---------------------|---------------------|------| | E <sub>T</sub> | Total unadjusted error <sup>(3)</sup> , <sup>(4)</sup> , <sup>(5)</sup> | 2.8 | | | | | E <sub>O</sub> | Offset error <sup>(3)</sup> , <sup>(4)</sup> , <sup>(5)</sup> | 0.3 | | | | | E <sub>G</sub> | Gain error <sup>(3)</sup> , <sup>(4)</sup> , <sup>(5)</sup> , <sup>(6)</sup> | 0.4 | | | | | E <sub>O+G</sub> | Offset + gain error <sup>(6)</sup> , <sup>(7)</sup> | | -8.5 | 9.3 | LSB | | E <sub>O+G</sub> | Offset + gain error <sup>(6)</sup> , <sup>(8)</sup> | | -11 | 11 | LOB | | E <sub>O+G</sub> | Offset + gain error <sup>(6)</sup> , <sup>(9)</sup> | | -14.3 | 11.3 | | | E <sub>D</sub> | Differential linearity error <sup>(1)</sup> , <sup>(2)</sup> , <sup>(3)</sup> | 0.5 | | | | | E <sub>L</sub> | Integral linearity error <sup>(3)</sup> , <sup>(4)</sup> , <sup>(5)</sup> | 1.4 | | | | - 1. Temperature operating: $T_A = 25$ °C. - 2. Data based on characterization results, not tested in production. - 3. ADC accuracy vs. negative injection current. Injecting negative current on any of the analog input pins should be avoided as this reduces the accuracy of the conversion being performed on another analog input. It is recommended a Schottky diode (pin to ground) to be added to standard analog pins which may potentially inject the negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and Σ<sub>INJ(PIN)</sub> in the I/O port pin characteristic section does not affect the ADC accuracy. The ADC accuracy parameters may be also impacted exceeding the ADC maximum input voltage V<sub>IN1</sub> or V<sub>IN2</sub>. - 4. Results in manufacturing test mode. - 5. Data aligned with trimming voltage parameters. - 6. Gain error evaluation with the two point method. - 7. Temperature operating range: $0 \, ^{\circ}\text{C} \le T_{A} \le 85 \, ^{\circ}\text{C}$ . - 8. Temperature operating range: -25 °C $\leq$ $T_{A} \leq$ 105 °C. - 9. Temperature operating range: -40 °C $\leq$ TA $\leq$ 105 °C. ## ADC accuracy characteristics at $V_{DD}/V_{DDA}$ 5 V Table 17. ADC accuracy characteristics at V<sub>DD</sub>/V<sub>DDA</sub> 5 V | Symbol | Parameter | Typ. <sup>(1)</sup> | Min. <sup>(2)</sup> | Max. <sup>(2)</sup> | Unit | |------------------|------------------------------------------------------------------------------|---------------------|---------------------|---------------------|------| | E <sub>T</sub> | Total unadjusted error <sup>(3) (4)</sup> , <sup>(5)</sup> | TBD | | | | | E <sub>O</sub> | Offset error <sup>(3)</sup> , <sup>(4)</sup> , <sup>(5)</sup> | 0.5 | | | | | E <sub>G</sub> | Gain error <sup>(3)</sup> , <sup>(4)</sup> , <sup>(5)</sup> , <sup>(6)</sup> | 0.4 | | | | | E <sub>O+G</sub> | Offset + gain error <sup>(6)</sup> , <sup>(7)</sup> | | -8.3 | 8.9 | LSB | | E <sub>O+G</sub> | Offset + gain error <sup>(6)</sup> , <sup>(8)</sup> | | -10.9 | 10.9 | LOB | | EO+G | Offset + gain error <sup>(6)</sup> , <sup>(9)</sup> | | -13.8 | 10.9 | | | E <sub>D</sub> | Differential linearity error <sup>(1)</sup> , (2), (3) | 0.8 | | | | | E <sub>L</sub> | Integral linearity error <sup>(3)</sup> , <sup>(4)</sup> , <sup>(5)</sup> | 2.0 | | | | - 1. Temperature operating: TA= 25 °C. - 2. Data based on characterization results, not tested in production. - 3. ADC accuracy vs. negative injection current. Injecting negative current on any of the analog input pins should be avoided as this reduces the accuracy of the conversion being performed on another analog input. It is recommended a Schottky diode (pin to ground) to be to added to standard analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and $\Sigma_{IINJ(PIN)}$ in the I/O port pin characteristic section does not affect the ADC accuracy. The ADC accuracy parameters may be also impacted exceeding the ADC maximum input voltage V<sub>IN1</sub> or V<sub>IN2</sub>. - 4. Results in manufacturing test mode. - 5. Data aligned with trimming voltage parameters. - 6. Gain error evaluation with two point method. - 7. Temperature operating range: 0 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C. - 8. Temperature operating range: -25 °C $\leq$ T<sub>A</sub> $\leq$ 105 °C. - 9. Temperature operating range: -40 °C $\leq$ TA $\leq$ 105 °C. 11. #### **ADC** conversion accuracy Figure 16. ADC conversion accuracy #### ADC accuracy parameter definitions: - E<sub>T</sub> = total unadjusted error: Maximum deviation between the actual and the ideal transfer curves. - E<sub>O</sub> = offset error: deviation between the first actual transition and the first ideal one. - **E**<sub>OG</sub> = offset + gain error (1-point gain): deviation between the last ideal transition and the last actual one. - **E**<sub>G</sub> = gain error (2-point gain): defined so that EOG = EO + EG (parameter correlated to the deviation of the characteristic slope). - **E**<sub>D</sub> = differential linearity error: maximum deviation between actual steps and the ideal one. - **E**<sub>L</sub> = integral linearity error: maximum deviation between any actual transition and the end point correlation line. 30/36 DocID027322 Rev 3 #### 5.4 EMC characteristics ### 5.4.1 Electrostatic discharge (ESD) Electrostatic discharges (3 positive then 3 negative pulses separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts \* (n + 1) supply pin). Maximum **Symbol Ratings Conditions** Unit value $T_A = 25$ °C, conforming to Electrostatic discharge voltage 2000 V<sub>ESD(HBM)</sub> (human body model) JEDEC/JESD22-A114E Electrostatic discharge voltage $T_A = 25$ °C, conforming to ٧ V<sub>ESD(CDM)</sub> 500 (charge device model) ANSI/ESD STM 5.3.1 ESDA T<sub>A</sub> = 25 °C, conforming to Electrostatic discharge voltage 200 $V_{ESD(MM)}$ JEDEC/JESD-A115-A (machine model) Table 18. ESD absolute maximum ratings Data based on characterization results, not tested in production. #### 5.4.2 Static latch-up Two complementary static tests are required on 10 parts to assess the latch-up performance. A supply overvoltage (applied to each power supply pin) and a current injection (applied to THE each input, output and configurable I/O pin) are performed on each sample. This test conforms to the EIA/JESD 78 IC latch-up standard. Table 19. Electrical sensitivity | Symbol | Parameter | Conditions | Level | |--------|-----------------------|-------------------------|-------| | LU | Static latch-up class | T <sub>A</sub> = 105 °C | Α | Thermal characteristics STWBC ### 6 Thermal characteristics The STWBC functionality cannot be guaranteed when the device operating exceeds the maximum chip junction temperature $(T_{Jmax})$ . T<sub>Jmax</sub>, in °C, may be calculated using equation: $$T_{Jmax} = T_{Amax} + (P_{Dmax} \times \Theta J_A)$$ where: T<sub>Amax</sub> is the maximum ambient temperature in °C $\mathscr{O}\!\mathit{J}_A$ is the package junction to ambient thermal resistance in °C/W $P_{Dmax}$ is the sum of $P_{INTmax}$ and $P_{I/Omax}$ ( $P_{Dmax} = P_{INTmax} + PI/O_{max}$ ) $P_{INTmax}$ is the product of $I_{DD}$ and $V_{DD}$ , expressed in watts. This is the maximum chip internal power. $P_{I/Omax}$ represents the maximum power dissipation on output pins where: $$P_{I/Omax} = \Sigma (V_{OL} * I_{OL}) + \Sigma [(V_{DD} - V_{OH}) * I_{OH}],$$ taking into account the actual V<sub>OL</sub>/I<sub>OL</sub> and V<sub>OH</sub>/I<sub>OH</sub> of the I/Os at the low and high level. Table 20. Package thermal characteristics | Symbol | Parameter | Value | Unit | |---------------|------------------------------------------------------------------|-------|------| | $\Theta_{JA}$ | VFQFPN32 - thermal resistance junction to ambient <sup>(1)</sup> | 26 | °C/W | 1. Thermal resistance is based on JEDEC JESD51-2 with 4-layer PCB in a natural convection environment. **STWBC Package information** #### **Package information** 7 In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. #### 7.1 Package design overview Figure 17. VFQFPN32 package outline Package information STWBC ## 7.2 Package mechanical data Table 21. VFQFPN32 package mechanical data | Symbol | | Dimensions (mm) | | |--------|------|-----------------|------| | Symbol | Min. | Тур. | Max. | | A | 0.80 | 0.90 | 1.00 | | A1 | 0 | 0.02 | 0.05 | | A3 | | 0.20 | | | b | 0.18 | 0.25 | 0.30 | | D | 4.85 | 5.00 | 5.15 | | D2 | 3.40 | 3.45 | 3.50 | | E | 4.85 | 5.00 | 5.15 | | E2 | 3.40 | 3.45 | 3.50 | | е | | 0.50 | 0.55 | | L | 0.30 | 0.40 | 0.50 | | ddd | | | 0.08 | Note: - 1. VFQFPN stands for "Thermally Enhanced Very thin Fine pitch Quad Flat Package No lead" - 2. Very thin profile: $0.80 < A \le 1.00$ mm. - 3. Details of the terminal 1 are optional but must be located on the top surface of the package by using either a mold or marked features. - 4. Package outline exclusive of any mold flashes dimensions and metal burrs. STWBC Order codes ## 8 Order codes Table 22. Silicon product order code | Order code | Package | Packaging | |------------|----------|---------------| | STWBC | VFQFPN32 | Tube | | STWBCTR | VFQFFN32 | Tape and reel | # 9 Revision history **Table 23. Document revision history** | Date | Revision | Changes | |-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 18-Dec-2014 | 1 | Initial release. | | 23-Feb-2015 | 2 | Updated main title on page 1. Updated Section: Applications on page 1 (added "certified" to Qi A11). Added Section 3: Certified Qi A11 solution on page 9. Updated Figure 3: STWBC pinout view on page 10 (updated title, replaced by new figure). Updated Table 1: Pinout description on page 11 (replaced by new table). Added Section 5: Electrical characteristics on page 13 and Section 6: Thermal characteristics on page 32. Minor modifications throughout document. | | 26-Feb-2015 | 3 | Updated main title on page 1. Updated Section: Features on page 1 (minor modifications). Updated Section 1: Description on page 6 (replaced by new Description). Added Section 2: Introduction to wireless battery charging systems on page 8 (added title and Description from rev. 2, updated title of Figure 2). Removed Section "2 STWBC system architecture" from page 7 (Figure 2 on page 8 moved to Section 1: Description). Updated Section 3: Certified Qi A11 solution on page 9 (renumbered headings). Minor modifications throughout document. | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2015 STMicroelectronics - All rights reserved