# Clock Generator for PowerQUICC and PowerPC Microprocessors and Microcontrollers # **MPC9819** DATA SHEET The MPC9819 is a PLL-based clock generator specifically designed for Freescale Microprocessor and Microcontroller applications including the PowerPC and PowerQUICC. This device generates the microprocessor input clock and other microprocessor system and bus clocks at any one of four output frequencies. These frequencies include the popular 66-and 133-MHz PCI/X bus frequencies. The device offers five low-skew clock outputs plus three reference outputs. The clock input reference is 25 MHz and may be derived from an external source or by the addition of a 25-MHz crystal to the on-chip crystal oscillator. The extended temperature range of the MPC9819 supports telecommunication and networking requirements. #### **Features** - · 5 LVCMOS outputs for processor and other system circuitry - 3 Buffered 25-MHz reference clock outputs - · Crystal oscillator or external reference input - · 25-MHz input reference frequency - Selectable output frequencies include: 66, 100, 125, or 133 MHz - · Low cycle-to-cycle and period jitter - Package: 20-lead SSOP - 3.3-V supply - · Supports computing, networking, and telecommunications applications - Ambient temperature range: –40°C to +85°C - NOT RECOMMENDED FOR NEW DESIGNS ### **Functional Description** The MPC9819 uses a PLL with a 25-MHz input reference frequency to generate a single bank of five configurable LVCMOS output clocks. The output frequency of this bank is configurable to either 66, 100, 125, or 133 MHz by two FSEL pins. The 25-MHz reference may be either an external frequency source or a 25-MHz crystal. The 25-MHz crystal is directly connected to the XTAL\_IN and XTAL\_OUT pins with no additional components required. An external reference may be applied to the XTAL\_IN pin with the XTAL\_OUT pin left floating. The input reference, whether provided by a crystal or an external input, is also directly buffered to a second bank of three LVCMOS outputs. These outputs may be used as the clock source for processor I/O applications such as an Ethernet PHY. The MPC9819 is packaged in a 20-lead SSOP package. MICROPROCESSOR CLOCK GENERATOR SD SUFFIX 20 SSOP PACKAGE CASE 1461-02 EN SUFFIX 20 SSOP PACKAGE Pb-FREE PACKAGE CASE 1461-02 Figure 1. MPC9819 Logic Diagram **Table 1. Pin Configurations** | Pin | I/O | Туре | Function | |-------------------------|--------|--------|----------------------------------------------------| | QA0, QA1, QA2, QA3, QA4 | Output | LVCMOS | Clock Outputs | | QREF0, QREF1, QREF2 | Output | LVCMOS | Reference Output (25 MHz) | | XTAL_IN | Input | LVCMOS | Crystal Oscillator Input Pin | | XTAL_OUT | Output | LVCMOS | Crystal Oscillator Output Pin | | FSEL0, FSEL1 | Input | LVCMOS | Configures Bank A Clock Output Frequency (pull-up) | | MR/OE | Input | LVCMOS | Enables All Outputs (pull-down) | | V <sub>DD</sub> | _ | _ | 3.3-V Supply | | GND | _ | _ | Ground | **Table 2. Function Table** | Control | Default | 00 | 01 | 10 | 11 | |--------------|---------|--------|---------|---------|---------| | FSEL0, FSEL1 | 11 | 66 MHz | 125 MHz | 100 MHz | 133 MHz | Figure 2. MPC9819 20-Lead SSOP Package Pinout (Top View) #### **MPC9819 OPERATION** #### **Crystal Oscillator** The MPC9819 features a fully integrated Pierce oscillator to minimize system implementation costs. Other than the addition of a 25-MHz crystal, no external components are required. The crystal selection should be: 25 MHz, parallel resonant type with a load specification of $C_{L}$ = 10 pF. Crystals with a load specification of $C_{L}$ = 20 pF may be used, however, the reference frequency may be higher than the specified 25 MHz. Externally supplied capacitors on both the XTAL\_IN and XTAL\_OUT pins may be used to trim the frequency as desired. The crystal should be located as close to the MPC9819 XTAL\_IN and XTAL OUT pins as possible to avoid any board level parasitic. **Table 3. Crystal Specifications** | Parameter | Value | |-------------------------------------|--------------------| | Crystal Cut | Fundamental AT Cut | | Resonance | Parallel Resonance | | Shunt Capacitance (C <sub>O</sub> ) | 5–7 pF | | Load Capacitance (C <sub>L</sub> ) | 10 pF | | Equivalent Series Resistance (ESR) | 20–60 Ω | # **Power Supply Bypassing** The MPC9819 should have all $V_{DD}$ pins bypassed with 0.01 capacitors and a minimum of one 1.0 capacitor for the overall package. All capacitors should be located as close to the SSOP pins as possible. #### **External Clock Source** An external reference source of 25 MHz may be applied to the XTAL\_IN pin. In this mode of operation, the XTAL\_OUT pin should be left floating. # Table 4. Absolute Maximum Ratings<sup>(1)</sup> | Symbol | Characteristics | Min | Max | Unit | Condition | |------------------|---------------------|------|-----|------|-----------| | $V_{DD}$ | Supply Voltage | -0.3 | 3.8 | V | | | I <sub>IN</sub> | DC Input Current | _ | ±20 | mA | | | l <sub>out</sub> | DC Output Current | _ | ±75 | mA | | | T <sub>S</sub> | Storage Temperature | -65 | 125 | °C | | <sup>1.</sup> Absolute maximum continuous ratings are those maximum values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation at absolute-maximum-rated conditions is not implied. ## **Table 5. General Specifications** | Symbol | Characteristics | Min | Тур | Max | Unit | Condition | |-------------------|------------------------------------------|------|---------------------|-----|------|-----------| | V <sub>TT</sub> | Output Termination Voltage | _ | V <sub>DD</sub> ÷ 2 | _ | V | | | MM | ESD Protection (machine model) | 200 | _ | _ | V | | | НВМ | ESD Protection (human body model) | 2000 | _ | _ | V | | | LU | Latch-Up Immunity | 200 | _ | _ | mA | | | C <sub>IN</sub> | Input Capacitance | _ | 4 | _ | pF | Inputs | | C <sub>pd</sub> | Power Dissipation Capacitance | _ | 8.5 | _ | pF | | | $\theta_{\sf JA}$ | Thermal Resistance (junction-to-ambient) | _ | 80.8 | _ | °C/W | | | T <sub>C</sub> | Ambient Temperature | -40 | | 85 | °C | | Table 6. DC Characteristics ( $V_{DD}$ = 3.3 V ± 5%, $T_A$ = -40° to +85°C) | Symbol | Characteristics | Min | Тур | Max | Unit | Condition | |---------------------|--------------------------------------------------------------------------------|-----|----------|-----------------------|------|-------------------------------------------| | V <sub>IH</sub> | Input High Voltage (XTAL_IN) | 2.4 | _ | V <sub>DD</sub> + 0.3 | V | Input threshold = V <sub>DD</sub> /2 | | V <sub>IH</sub> | Input High Voltage | 2.0 | _ | V <sub>DD</sub> + 0.3 | V | | | V <sub>IL</sub> | Input Low Voltage | _ | _ | 0.8 | V | LVCMOS | | I <sub>IN</sub> | Input Current <sup>(1)</sup> | _ | _ | 150 | μΑ | V <sub>IN</sub> = V <sub>DDL</sub> or GND | | V <sub>OH</sub> | Output High Voltage | 2.4 | _ | _ | V | I <sub>OH</sub> = -12 mA | | V <sub>OL</sub> | Output Low Voltage | _ | _ | 0.4 | V | I <sub>OL</sub> = 12 mA | | Z <sub>OUT</sub> | Output Impedance | _ | 14 | _ | Ω | | | I <sub>DD</sub> | Maximum Supply Current $f_A = 66 \text{ MHz}$<br>$f_A = 133 \text{ MHz}$ | _ | 23<br>32 | 40<br>50 | mA | 25 MHz reference frequency | | I <sub>DDBASE</sub> | Base Supply Current <sup>(2)</sup> (for dynamic power dissipation calculation) | _ | 14 | _ | mA | | <sup>1.</sup> Inputs have pull-down resistors affecting the input current. 2. $P_D$ = ( $V_{DD}$ \* $I_{DDBASE}$ ) + 5 ( $V_{DD}^2$ ) \* $C_{pd}$ \* $f_A$ . | Table 7. AC Characteristics <sup>(1)</sup> (2) | $(V_{DD} = 3.3 \text{ V} \pm 5\%,$ | $\Gamma_{A} = -40^{\circ} \text{ to } +85^{\circ}\text{C}$ | |------------------------------------------------|------------------------------------|------------------------------------------------------------| |------------------------------------------------|------------------------------------|------------------------------------------------------------| | Symbol | Characteristics | Min | Тур | Max | Unit | Condition | |---------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----|-------------------------------------|------------------|---------------------------------|---------------------------------------------------| | Input and C | Output Timing Specification | | | | | • | | f <sub>ref</sub> | Input Reference Frequency 25 MHz Input XTAL Input | | 25<br>25 | | MHz<br>MHz | | | f <sub>VCO</sub> | VCO Frequency Range FSEL0, FSEL1 = 00,01,11<br>FSEL0, FSEL1 = 10 | | 400<br>500 | | MHz<br>MHz | | | f <sub>MCX</sub> | Output Frequency (QAx) FSEL0, FSEL1 = 00 FSEL0, FSEL1 = 10 FSEL0, FSEL1 = 01 FSEL0, FSEL1 = 11 Output Frequency (QREFx) | | 66.66<br>100<br>125<br>133.33<br>25 | _<br>_<br>_<br>_ | MHz<br>MHz<br>MHz<br>MHz<br>MHz | PLL locked | | f <sub>refPW</sub> | Reference Input Pulse Width | 10 | _ | _ | ns | @ 25 MHz | | DC | Output Duty Cycle | 45 | 50 | 55 | % | | | f <sub>out</sub> | Output Frequency Accuracy Crystal <sup>(3)</sup> External Reference | | _ | 100<br>0 | ppm<br>ppm | With recommended crystal see Table 3 | | PLL Specif | ications | | | | | | | BW | PLL Closed Loop Bandwidth <sup>(4)</sup> | | 500 | | kHz | | | t <sub>LOCK</sub> | Maximum PLL Lock Time | | | 10 | ms | | | Skew and | Jitter Specifications | | | | | | | t <sub>sk(O)</sub> | Output-to-Output Skew (within a bank) | | | 75 | ps | | | t <sub>JIT(CC)</sub> | Cycle-to-Cycle Jitter | | | 150 | ps | @ 25 MHz Input Reference<br>Q <sub>A</sub> output | | t <sub>JIT(PER)</sub> | Period Jitter | | | 100 | ps | @ 25 MHz Input Reference<br>Q <sub>A</sub> output | | t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time | | | 1 | ns | 20% to 80% | - 1. AC characteristics are design targets and pending characterization. - 2. AC characteristics apply for parallel output termination of 50 $\Omega$ to V $_{TT}.$ - 3. Based upon recommended crystal specifications as outlined in operation section. - 4. -3 dB point of PLL transfer characteristics. Figure 3. MPC9819 AC Test Reference (LVCMOS Outputs) Table 8. MPC9819 Pin List | Pin | Description | |-----|-------------| | 1 | XTAL_IN | | 2 | XTAL_OUT | | 3 | FSEL0 | | 4 | $V_{DD}$ | | 5 | FSEL1 | | 6 | QREF2 | | 7 | GND | | 8 | QREF1 | | 9 | QREF0 | | 10 | $V_{DD}$ | | Pin | Description | |-----|-----------------| | 11 | GND | | 12 | MR/OE | | 13 | QA0 | | 14 | $V_{DD}$ | | 15 | QA1 | | 16 | QA2 | | 17 | GND | | 18 | QA3 | | 19 | QA4 | | 20 | V <sub>DD</sub> | ## **PACKAGE DIMENSIONS** | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | OT TO SCALE | |------------------------------------------------------|-----------|--------------|------------------|-------------| | TITLE: 20LD SSOP | | DOCUMENT NO | : 98ASA10564D | REV: A | | .15" BODY WIDTH, .0 | 25" PITCH | CASE NUMBER | 2: 1461–02 | 20 APR 2005 | | CASE OUTLIN | <b>ΙΕ</b> | STANDARD: NO | N-JEDEC | | PAGE 1 OF 3 CASE 1461-02 ISSUE A 20 SSOP PACKAGE # **PACKAGE DIMENSIONS** SECTION B-B | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. MECHANICA | | L OUTLINE | PRINT VERSION NO | OT TO SCALE | |------------------------------------------------------------------|---|--------------|------------------|-------------| | TITLE: 20LD SSOP, | | DOCUMENT NO | : 98ASA10564D | REV: A | | 1 | | CASE NUMBER | 2: 1461–02 | 20 APR 2005 | | CASE OUTLIN | E | STANDARD: NO | N-JEDEC | | PAGE 2 OF 3 CASE 1461-02 ISSUE A 20 SSOP PACKAGE #### PACKAGE DIMENSIONS NOTES: - 1. DIMENSIONS ARE IN INCHES. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - $\underline{\mbox{\ensuremath{\Im}}}$ datum plane h located at mold parting line and coincident with lead, where lead exits plastic body at bottom of parting line. - $\underline{\bigwedge}$ DATUM A, B AND D TO BE DETERMINED WHERE CENTERLINE BETWEEN LEADS EXITS PLASTIC BODY AT DATUM PLANE H. - THIS DIMENSION DOES NOT INCLUDE MOLD FLASH OR PROTRUSIONS, BUT DO INCLUDE MOLD MISMATCH AND ARE MEASURED AT THE MOLD PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .006 INCHES FOR ENDS AND .008 INCHES FOR SIDES. - 6. THIS DIMENSION IS LENGTH OF TERMINAL FOR SOLDERING TO A SUBSTRATE. - FORMED LEADS SHALL BE PLANAR WITH RESPECT TO ONE ANOTHER WITHIN .004 INCHES AT SEATING PLANE. - $\underline{\&}$ THIS DIMENSION IS DEFINED AS THE DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT OF THE PACKAGE BODY. | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. MECHANICA | | L OUTLINE | PRINT VERSION NOT TO SCALE | | |-----------------------------------------------------------------|--|---------------------|----------------------------|-------------| | TITLE: 20LD SSOP, . 15" BODY WIDTH, . 025" PITCH CASE OUTLINE | | DOCUMENT NO | ): 98ASA10564D | REV: A | | | | CASE NUMBER | R: 1461–02 | 20 APR 2005 | | | | STANDARD: NON-JEDEC | | | PAGE 3 OF 3 CASE 1461-02 ISSUE A 20 SSOP PACKAGE 6024 Silver Creek Valley Road San Jose, California 95138 **Sales** 800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT Technical Support netcom@idt.com +480-763-2056 DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties. IDT's products are not intended for use in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT. Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners.