Document Number: MC33689 Rev. 8.0, 9/2012 # **System Basis Chip with LIN Transceiver** The 33689 is a serial peripheral interface (SPI) controlled system basis chip (SBC) that combines many frequently used functions in an MCU-based system plus a local interconnect network (LIN) transceiver. Applications include power window, mirror, and seat controls. The 33689 has a 5.0 V, 50 mA low dropout regulator with full protection and reporting features. The device provides full SPIreadable diagnostics and a selectable timing watchdog for detecting errant operation. The LIN transceiver waveshaping circuitry can be disabled for higher data rates. One 50 mA and two 150 mA high side switches with output protection are available to drive inductive or resistive loads. The 150 mA switches can be pulse-width modulated (PWM). Two high voltage inputs are available for contact monitoring or as external wake-up inputs. A current sense operational amplifier is available for load current monitoring. The 33689 has three operational modes: - Normal (all functions available) - Sleep (VDD OFF, wake-up via LIN bus or wake-up inputs) - Stop (VDD ON, wake-up via MCU, LIN bus, or wake-up inputs) #### **Features** - Full-duplex SPI Interface at frequencies up to 4.0 MHz - LIN transceiver capable to 100 kbps with waveshaping capability - 5.0 V low dropout regulator with full fault detection and protection - One 50 mA and two 150 mA protected high side switches - Current sense operational amplifier - Compatible with LIN 2.0 specification package # 33689D #### **SYSTEM BASIS CHIP WITH LIN** | ORDERING INFORMATION | | | | | | |------------------------------------------------|----------------------------------------|----------|--|--|--| | Device<br>(Add R2 Suffix for Tape<br>and Reel) | Temperature<br>Range (T <sub>A</sub> ) | Package | | | | | MC33689DPEW | -40 °C to 125 °C | 32 SOICW | | | | Figure 1. 33689 Simplified Application Diagram Freescale Semiconductor, Inc. reserves the right to change the detail specifications, as may be required, to permit improvements in the design of its products. # **INTERNAL BLOCK DIAGRAM** Figure 2. 33689 Simplified Internal Block Diagram # **PIN CONNECTIONS** Figure 3. 33689 32-SOICW Pin Connections Table 1. 33689 32-SOICW Pin Definitions A functional description of each pin can be found in the Functional Pin Description section beginning on page 19. | Pin | Pin Name | Formal Name | Pin Function | Definition | |--------------|---------------|-------------------------------------------|-------------------|-----------------------------------------------------------------------------------------| | | 1 III IVallic | 1 omia rame | i iii i diiotioii | | | 1, 3, 14 | NC | No Connect | N/A | No internal connection to these pins. | | 2, 4 | L1, L2 | Level Inputs 1 and 2 | Input | Inputs from external switches or from logic circuitry. | | 5–7 | HS3-HS1 | High-Side Driver<br>Outputs 3 through 1 | Output | High-side (HS) drive power outputs. SPI-controlled for driving system loads. | | 8, 9, 24, 25 | TGND | Thermal Ground | N/A | Thermal ground pins for the device. | | 10 | VS2 | Voltage Supply 2 | Input | Supply pin for the high-side switches HS1, HS2, and HS3. | | 11 | LIN | LIN Bus | Input/Output | Bidirectional pin that represents the single-wire bus transmitter and receiver. | | 12 | GND | Ground | N/A | Electrical ground pin for the device. | | 13 | VS1 | Voltage Supply 1 | Input | Supply pin for the 5.0 V regulator, the LIN physical interface, and the internal logic. | | 15 | VDD | 5.0 V Regulator<br>Output | Output | Output of the 5.0 V regulator. | | 16 | AGND | Analog Ground | N/A | Analog ground pin for voltage regulator and current sense operational amplifier. | | 17 | VCC | Power Supply In | Input | 5.0 V supply for the internal current sense operational amplifier. | | 18 | OUT | Amplifier Output | Output | Output of the internal current sense operational amplifier. | | 19 | E- | Amplifier Inverted<br>Input | Input | Inverted input of the internal current sense operational amplifier. | | 20 | E+ | Amplifier Non-Inverted<br>Input | Input | Non-inverted input of the internal current sense operational amplifier. | | 21 | WDC | Watchdog<br>Configuration<br>(Active Low) | Reference | Configuration pin for the watchdog timer. | 33689 # Table 1. 33689 32-SOICW Pin Definitions (continued) A functional description of each pin can be found in the Functional Pin Description section beginning on page 19. | Pin | Pin Name | Formal Name | Pin Function | Definition | |-----|----------|----------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------| | 22 | RST | Reset Output<br>(Active LOW) | Output | 5.0 V regulator and watchdog reset output pin. | | 23 | IN | PWM Input Control | Input | External input PWM control pin for high-side switches HS1 and HS2. | | 26 | SCLK | Serial Data Clock | Input | Clock input for the SPI of the 33689. | | 27 | MOSI | Master Out Slave In | Input | SPI data received by the 33689. | | 28 | MISO | Master In Slave Out | Output | SPI data sent to the MCU by the 33689. When $\overline{\text{CS}}$ is HIGH, pin is in the high-impedance state. | | 29 | CS | Chip Select<br>(Active LOW) | Input | SPI control chip select input pin. | | 30 | ĪNT | Interrupt Output<br>(Active LOW) | Output | This output pin reports faults to the MCU when an enabled interrupt condition occurs. | | 31 | RXD | Receiver Output | Output | Receiver output of the LIN interface and reports the state of the bus voltage. | | 32 | TXD | Transmitter Input | Input | Transmitter input of the LIN interface and controls the state of the bus output. | # **ELECTRICAL CHARACTERISTICS** #### **MAXIMUM RATINGS** # **Table 2. Maximum Ratings** All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. | Ratings | Symbol | Value | Unit | |--------------------------------------------------------------------------------------------------------------|----------------------------------|-------------------------------|------| | ELECTRICAL RATINGS | | 1 | | | V <sub>PWR</sub> Supply Voltage at VS1 and VS2 | | | V | | Continuous | V <sub>SUPDC</sub> | -0.3 to 27 | | | Transient (Load Dump) | $V_{SUPTR}$ | 40 | | | Supply Voltage at VDD and VCC | $V_{DD}$ | -0.3 to 5.5 | V | | Output Current at VDD | I <sub>DD</sub> | Internally Limited | Α | | Logic Input Voltage at MOSI, SCLK, CS, IN, and TXD | V <sub>INLOG</sub> | -0.3 to V <sub>DD</sub> +0.3 | V | | Logic Output Voltage at MISO, INT, RST, and RXD | V <sub>OUTLOG</sub> | -0.3 to V <sub>DD</sub> +0.3 | V | | Input Voltage at E+ and E- | $V_{E+}/V_{E-}$ | -0.3 to 7.0 | V | | Input Current at E+ and E- | I <sub>E+</sub> /I <sub>E-</sub> | ±20 | mA | | Output Voltage at OUT | V <sub>OUT</sub> | -0.3 to V <sub>CC</sub> +0.33 | V | | Output Current at OUT | I <sub>OUT</sub> | ±20 | mA | | Input Voltage at L1 and L2 | | | V | | DC Input with a 33 k $\Omega$ Resistor | $V_{LXDC}$ | -18 to 40 | | | Transient Input with External Component (per ISO7637 Specification) (See Figure 4, page $\underline{6}$ ) | $V_{LXTR}$ | ±100 | | | Input/Output Voltage at LIN | | | V | | DC Voltage | $V_{\sf BUSDC}$ | -18 to 40 | | | Transient Input Voltage with specified External Component (per ISO7637 Specification) (See Figure 4, page 6) | V <sub>BUSTR</sub> | -150 to 100 | | | DC Output Voltage at HS1 and HS2 | M | V .02 | V | | Positive | V <sub>HS+</sub> | V <sub>VS2</sub> + 0.3 | | | Negative | V <sub>HS-</sub> | Internally Clamped | | | DC Output Voltage at HS3 | V <sub>HS3</sub> | -0.3 to V <sub>VS2</sub> +0.3 | V | | ESD Voltage, Human Body Model (1) | V <sub>ESD1</sub> | | V | | GND Configured as Ground. TGND and AGND Configured as I/O Pins | | | | | LIN, L1, and L2 | | ±4000 | | | All Other Pins | | ±4000<br>±2000 | | | ESD Voltage, Charge Device Model (1) | V <sub>ESD2</sub> | 12000 | V | | Corner Pins (Pins 1, 16, 17, and 32) | LGDZ | ±750 | - | | All other Pins (Pins 2–15 and 18–31) | | ±500 | | #### Notes 1. ESD1 testing is performed in accordance with the Human Body Model ( $C_{ZAP} = 100 \text{ pF}$ , $R_{ZAP} = 1500 \Omega$ ), ESD2 testing is performed in accordance with the Charge Device Model, Robotic ( $C_{ZAP} = 4.0 \text{ pF}$ ). # Table 2. Maximum Ratings(continued) All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. | Ratings | Symbol | Value | Unit | |------------------------------------------------------------|---------------------|------------|------| | THERMAL RATINGS | | | • | | Operating Temperature | | | °C | | Ambient | T <sub>A</sub> | -40 to 125 | | | Junction | $T_J$ | -40 to 150 | | | Storage Temperature | T <sub>STG</sub> | -55 to 165 | °C | | Thermal Resistance, Junction-to-Ambient | $R_{ heta JA}$ | 80 | °C/W | | Peak Package Reflow Temperature During Solder Mounting (2) | T <sub>SOLDER</sub> | 240 | °C | # Notes 2. Pin soldering temperature is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause permanent damage to the device. Note Waveform per ISO 7637-1. Test Pulses 1, 2, 3a, and 3b. Figure 4. ISO 7637 Test Setup for LIN, L1, and L2 Pins #### STATIC ELECTRICAL CHARACTERISTICS #### **Table 3. Static Electrical Characteristics** Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C, GND = 0.0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------|------------------------|------|-------|------|------| | VS1 AND VS2 INPUT PINS (DEVICE POWER SUPPLY) Supply Input Voltage | | | • | | | | Supply Input Voltage | | | | | V | | Nominal DC | V <sub>SUP</sub> | 5.5 | _ | 18 | | | Load Dump | V <sub>SUPLD</sub> | _ | _ | 40 | | | Jump Start <sup>(3)</sup> | V <sub>SUPJS</sub> | _ | _ | 27 | | | Supply Input Current (4) | | | | | | | Normal Mode, I <sub>OUT</sub> at VDD = 10 mA, LIN Recessive State | I <sub>SUP(NORM)</sub> | _ | 5.0 | 8.0 | mA | | Sleep Mode, VDD OFF, V <sub>SUP</sub> ≤ 13.5 V | I <sub>SLEEP</sub> | _ | 35 | 45 | μА | | Stop Mode, VDD ON with $I_{OUT}$ < 100 $\mu\text{A},~V_{SUP} \leq 13.5~\text{V}$ | I <sub>STOP</sub> | _ | 60 | 75 | μΑ | | Input Threshold Voltage (Normal Mode, Interrupt Generated) | | | | | V | | Fall Early Warning, Bit VSUV Set | V <sub>SUVEW</sub> | 5.7 | 6.1 | 6.6 | | | Overvoltage Warning, Bit VSOV Set | V <sub>SOVW</sub> | 18 | 19.75 | 20.5 | | | Hysteresis <sup>(5)</sup> | V <sub>HYS</sub> | | | | | | VSUV Flag | | _ | 1.0 | _ | V | | VSOV Flag | | | 220 | _ | mV | | /DD OUTPUT PIN (EXTERNAL 5.0 V OUTPUT FOR MCU USE) $^{(6)}$ | | | | | | | Output Voltage | V <sub>DDOUT</sub> | | | | V | | $I_{DD}$ from 2.0 mA to 50 mA, 5.5 V < $V_{SUP}$ < 27 V | | 4.75 | 5.0 | 5.25 | | | Dropout Voltage (7) | V <sub>DDDROP</sub> | | | | V | | $I_{DD} = 50 \text{ mA}$ | | _ | 0.1 | 0.2 | | | Output Current Limitation (8) | I <sub>DD</sub> | 50 | 120 | 200 | mA | | Overtemperature Pre-warning (Junction) | T <sub>PRE</sub> | | | | °C | | Normal Mode, Interrupt Generated, Bit VDDT Set | | 120 | 135 | 160 | | | Thermal Shutdown (Junction) | T <sub>SD</sub> | | | | °C | | Normal Mode | | 165 | 170 | _ | | #### Notes - 3. Device is fully functional. All features are operating. An overtemperature fault may occur. - 4. Total current ( $I_{VS1} + I_{VS2}$ ) at VS1 and VS2 pins is measured at the ground pins. - 5. Parameter guaranteed by design; however, it is not production tested. - 6. Specification with external capacitor 2.0 $\mu$ F < C < 10 $\mu$ F and 200 m $\Omega$ $\leq$ ESR $\leq$ 10 $\Omega$ . Normal mode. Low ESR electrolytic capacitor values up to 47 $\mu$ F can be used. - 7. Measured when the voltage has dropped 100 mV below its nominal value. - Internally limited. Total 5.0 V regulator current. A 5.0 mA current for the Current Sense Operational Amplifier operation is included. Digital outputs are supplied from VDD. Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C, GND = 0.0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------|--------------------|---------------------|------|----------------------|------| | VDD OUTPUT PIN (5.0 V OUTPUT FOR MCU USE) (CONT | INUED) (9) | <u>'</u> | | • | | | Temperature Threshold Difference | T <sub>DIFF</sub> | | | | °C | | Normal Mode (T <sub>SD</sub> - T <sub>PRE</sub> ) | | 20 | 30 | 40 | | | V <sub>SUP</sub> Range for Reset Active | V <sub>SUPR</sub> | | | | V | | $0.5 \text{ V} < \text{V}_{DD} < \text{V}_{DD} (\text{V}_{\overline{\text{RSTTH}}})$ | | 4.0 | _ | _ | | | Line Regulation | $V_{LR1}$ | | | | mV | | $5.5 \text{ V} < \text{V}_{\text{SUP}} < 27 \text{ V}, I_{\text{DD}} = 10 \text{ mA}$ | | _ | 20 | 150 | | | Load Regulation | $V_{LD1}$ | | | | mV | | 1.0 mA < I <sub>DD</sub> < 50 mA | | _ | 10 | 150 | | | /DD OUTPUT PIN IN STOP MODE | · | | | | | | Output Voltage (10) | V <sub>DDS</sub> | | | | V | | $I_{DD} \le 2.0 \text{ mA}$ | | 4.75 | 5.0 | 5.25 | | | Output Current Capability (11) | I <sub>DDS</sub> | 4.0 | 8.0 | 14 | mA | | Line Regulation | $V_{LRS}$ | | | | mV | | $5.5 \text{ V} < \text{V}_{\text{SUP}} < 27 \text{ V}, I_{\text{DD}} = 2.0 \text{ mA}$ | | _ | 10 | 100 | | | Load Regulation | $V_{LDS}$ | | | | mV | | 1.0 mA < I <sub>DD</sub> < 5.0 mA | | _ | 40 | 150 | | | RST OUTPUT PIN IN NORMAL AND STOP MODES | | | | | | | Reset Threshold Voltage | VRSTTH | 4.5 | 4.7 | V <sub>DD</sub> -0.2 | V | | Low-Level Output Voltage | V <sub>OL</sub> | | | | V | | $I_{O} = 1.5 \text{ mA}, 4.5 \text{ V} < V_{SUP} < 27 \text{ V}$ | | 0.0 | _ | 0.9 | | | High-Level Output Current | I <sub>OH</sub> | | | | μΑ | | $0.0 \text{ V} < \text{V}_{\text{OUT}} < 0.7 \text{ V}_{\text{DD}}$ | | _ | -275 | _ | | | Reset Pulldown Current | I <sub>PDRST</sub> | | | | mA | | Internally Limited, $V_{DD} < 4.0 \text{ V}$ , $V_{\overline{RST}} = 4.6 \text{ V}$ | | 1.5 | _ | 8.0 | | | N INPUT PIN | | | | | | | Low-Level Input Voltage | V <sub>IL</sub> | -0.3 | _ | 0.3 V <sub>DD</sub> | V | | High-Level Input Voltage | V <sub>IH</sub> | 0.7 V <sub>DD</sub> | | V <sub>DD</sub> +0.3 | V | | Input Current | I <sub>IN</sub> | | | | μΑ | | $0.0 \text{ V} < \text{V}_{\text{IN}} < \text{V}_{\text{DD}}$ | | -10 | _ | 10 | | #### Notes - 9. Specification with external capacitor 2.0 $\mu$ F < C < 10 $\mu$ F and 200 m $\Omega$ $\leq$ ESR $\leq$ 10 $\Omega$ . Normal mode. Low ESR electrolytic capacitor values up to 47 $\mu$ F can be used. - 10. When switching from Normal mode to Stop mode or from Stop mode to Normal mode, the voltage can vary within the output voltage specification. - 11. When $I_{DD}$ is above $I_{DDS}$ , the 33689 enters the Reset mode. Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C, GND = 0.0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------|---------------------|-----------------------|-----|----------------------|------| | MISO SPI OUTPUT PIN | | | | | | | Low-Level Output Voltage | V <sub>OL</sub> | | | | V | | $I_{OUT} = 1.5 \text{ mA}$ | | 0.0 | _ | 1.0 | | | High-Level Output Voltage | V <sub>OH</sub> | | | | V | | I <sub>OUT</sub> = 250 μA | | V <sub>DD</sub> - 0.9 | _ | $V_{DD}$ | | | Tri-Stated MISO Output Leakage Current | I <sub>HZ</sub> | | | | μΑ | | $0.0 \text{ V} < \text{V}_{\text{MISO}} < \text{V}_{\text{DD}}$ | | -2.0 | _ | 2.0 | | | MOSI, SCLK, CS SPI INPUT PINS | | | | | | | Low-Level Input Voltage | V <sub>IL</sub> | -0.3 | _ | 0.3 V <sub>DD</sub> | V | | High-Level Input Voltage | V <sub>IH</sub> | 0.7 V <sub>DD</sub> | _ | V <sub>DD</sub> +0.3 | V | | Pullup Input Current on CS | I <sub>PU</sub> CS | | | | μА | | V <sub>CS</sub> = 4.0 V | | -100 | _ | -20 | | | MOSI, SCLK Input Current | I <sub>IN</sub> | | | | μА | | $0.0 \text{ V} < \text{V}_{\text{IN}} < \text{V}_{\text{DD}}$ | | -10 | _ | 10 | | | INT OUTPUT PIN | | | | • | | | Low-Level Output Voltage | V <sub>OL</sub> | | | | V | | $I_{O} = 1.5 \text{ mA}$ | | 0.0 | _ | 0.9 | | | High-Level Output Voltage | V <sub>OH</sub> | | | | V | | $I_{O} = -250 \mu A$ | | V <sub>DD</sub> -0.9 | _ | $V_{DD}$ | | | WDC PIN | | | | | | | External Resistor Range | R <sub>EXT</sub> | 10 | _ | 100 | kΩ | | HS1 AND HS2 HIGH-SIDE OUTPUT PINS | <b>-</b> | | | | | | Output Clamp Voltage | V <sub>CL</sub> | | | | V | | I <sub>OUT</sub> = -100 mA | | -6.0 | _ | _ | | | Output Drain-to-Source ON Resistance | R <sub>DS(ON)</sub> | | | | Ω | | $T_A = 25$ °C, $I_{OUT}$ -150 mA | | - | 2.0 | 2.5 | | | T <sub>A</sub> = 125°C, I <sub>OUT</sub> -150 mA | | | _ | 4.5 | | | $T_A = 125$ °C, $I_{OUT}$ -120 mA | | - | 3.0 | 4.0 | | | Output Current Limitation | I <sub>LIM</sub> | 300 | 430 | 600 | mA | | Overtemperature Shutdown (12) | T <sub>OTSD</sub> | 155 | _ | 190 | °C | | Output Leakage Current | I <sub>LEAK</sub> | _ | | 10 | μА | #### Notes 12. When overtemperature occurs, switch is turned off and latched off. Flag is set in SPI Register. Refer to description on page 26. Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C, GND = 0.0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------|---------------------|------|-----|----------------------|------| | Name | | | | | | | Output Drain-to-Source ON Resistance | R <sub>DS(ON)</sub> | | | | Ω | | $T_A = 25$ °C, $I_{OUT}$ -50 mA | , , | _ | 5.5 | 7.0 | | | T <sub>A</sub> = 125°C, I <sub>OUT</sub> -50 mA | | _ | _ | 10 | | | $T_A = 125$ °C, $I_{OUT}$ -30 mA | | _ | 10 | 14 | | | Output Current Limitation | I <sub>LIM</sub> | 60 | 100 | 200 | mA | | Overtemperature Shutdown (13) | T <sub>OTSD</sub> | 155 | _ | 190 | °C | | Output Leakage Current | I <sub>LEAK</sub> | _ | _ | 10 | μΑ | | OUT, E+, AND E- PINS AT CURRENT SENSE OPERATIONA | L AMPLIFIER | | | | | | Input Voltage – Rail-to-Rail at E+ and E- | V <sub>IMC</sub> | -0.1 | _ | V <sub>CC</sub> +0.1 | V | | Output Voltage Range at OUT | V <sub>OUT</sub> | | | | V | | With ±1.0 mA Output Load Current | | 0.1 | _ | V <sub>CC</sub> -0.1 | | | With ±5.0 mA Output Load Current | | 0.3 | _ | V <sub>CC</sub> -0.3 | | | Input Bias Current | I <sub>B</sub> | _ | _ | 250 | nA | | Input Offset Voltage | V <sub>IO</sub> | -15 | _ | 15 | mV | | Input Offset Current | I <sub>O</sub> | -100 | _ | 100 | nA | | _1 AND L2 INPUT PINS | <u> </u> | • | • | • | | | Low-Voltage Detection Input Threshold Voltage | $V_{THL}$ | | | | V | | 5.5 V < V <sub>SUP</sub> < 6.0 V | | 2.0 | 2.5 | 3.0 | | | 6.0 V < V <sub>SUP</sub> < 18 V | | 2.5 | 3.0 | 3.5 | | | 18 V < V <sub>SUP</sub> < 27 V | | 2.7 | 3.2 | 3.7 | | | High-Voltage Detection Input Threshold Voltage | V <sub>THH</sub> | | | | V | | 5.5 V < V <sub>SUP</sub> < 6.0 V | | 2.7 | 3.3 | 3.8 | | | 6.0 V < V <sub>SUP</sub> < 18 V | | 3.0 | 4.0 | 4.5 | | | 18 V < V <sub>SUP</sub> < 27 V | | 3.5 | 4.2 | 4.7 | | | Input Hysteresis | V <sub>HYS</sub> | | | | V | | 5.5 V < V <sub>SUP</sub> < 27 V | | 0.5 | _ | 1.3 | | | Input Current | I <sub>IN</sub> | | | | μΑ | | $-0.2 \text{ V} < \text{V}_{IN} < 40 \text{ V}$ | | -10 | - | 10 | | #### Notes 13. When overtemperature occurs, switch is turned off and latched off. Flag is set in SPI Register. Refer to description on page 26. Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C, GND = 0.0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------|----------------------|-----------------------|-----|-------|------------------| | RXD OUTPUT PIN (LIN PHYSICAL LAYER) | | | | | | | Low-Level Output Voltage | V <sub>OL</sub> | | | | V | | $I_{OUT} \le 1.5 \text{ mA}$ | | 0.0 | _ | 0.9 | | | High-Level Output Voltage | V <sub>OH</sub> | | | | V | | $I_{OUT} \le 250 \mu\text{A}$ | | 3.75 | _ | 5.25 | | | TXD INPUT PIN (LIN PHYSICAL LAYER) | | - | | | • | | Low-Level Input Voltage | $V_{IL}$ | _ | _ | 1.5 | V | | High-Level Input Voltage | V <sub>IH</sub> | 3.5 | _ | _ | V | | Input Hysteresis | V <sub>INHYS</sub> | 50 | 145 | 300 | mV | | Pullup Current Source | I <sub>PUTXD</sub> | | | | μА | | 1.0 V < V <sub>TXD</sub> < 3.5 V | | -100 | _ | -20 | | | LIN PHYSICAL LAYER, TRANSCEIVER | | <b>-</b> | | • | JI. | | Transceiver Output Voltage | | | | | V | | Dominant State, TXD LOW, External Bus Pullup 500 $\Omega$ | V <sub>LINDOM</sub> | _ | _ | 1.4 | | | Recessive State, TXD HIGH, I <sub>OUT</sub> = 1.0 μA | V <sub>LINREC</sub> | V <sub>SUP</sub> -1.0 | _ | _ | | | Pullup Resistor to VSUP | R <sub>PU</sub> | | | | kΩ | | In Normal Mode and in Sleep and Stop Modes When Not Disabled by SPI | | 20 | 30 | 47 | | | Pullup Current Source | I <sub>PULIN</sub> | | | | μА | | In Sleep and Stop Modes When Pullup Disabled by SPI | 1 02.114 | _ | 1.3 | _ | | | Output Current Shutdown Threshold | I <sub>OUTSD</sub> | 50 | 75 | 150 | mA | | Leakage Output Current to GND | I <sub>BUSLEAK</sub> | | | | | | VS1 and VS2 Disconnected, V <sub>LIN</sub> = 18 V | | _ | 1.0 | 10 | μА | | Recessive State, 8.0 V < V <sub>SUP</sub> < 18 V, 8.0 V < V <sub>LIN</sub> < 18 V | | 0.0 | 3.0 | 20 | μΑ | | GND Disconnected, $V_{GND} = V_{SUP}$ , $V_{LIN} = -18 \text{ V}$ | | -1.0 | _ | 1.0 | mA | | LIN PHYSICAL LAYER, RECEIVER | | | | | | | Receiver Input Threshold Voltage | | | | | V <sub>SUP</sub> | | Dominant State, TXD HIGH, RXD LOW | $V_{BUSDOM}$ | 0.0 | _ | 0.4 | | | Recessive State, TXD HIGH, RXD HIGH | $V_{BUSREC}$ | 0.6 | _ | 1.0 | | | Center (V <sub>BUSDOM</sub> -V <sub>BUSREC</sub> )/2 | $V_{BUSCNT}$ | 0.475 | 0.5 | 0.525 | | | Hysteresis (V <sub>BUSDOM</sub> -V <sub>BUSREC</sub> ) | V <sub>BUSHYS</sub> | - | _ | 0.175 | | | Bus Wake-Up Threshold | V <sub>BUSWU</sub> | _ | 0.5 | _ | V <sub>SUF</sub> | # **DYNAMIC ELECTRICAL CHARACTERISTICS** # **Table 4. Dynamic Electrical Characteristics** Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C, GND = 0.0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------|-----------------------|------------|--------|----------|------| | SPI INTERFACE CHARACTERISTICS | | | | | | | SPI Operation Frequency | f <sub>SPI</sub> | 0.25 | _ | 4.0 | MHz | | SCLK Clock Period | t <sub>PSCLK</sub> | 250 | _ | N/A | ns | | SCLK Clock High Time | twsclkh | 125 | _ | N/A | ns | | SCLK Clock Low Time | twsclkl | 125 | _ | N/A | ns | | Falling Edge of $\overline{\text{CS}}$ to Rising Edge of SCLK | t <sub>LEAD</sub> | 100 | _ | N/A | ns | | Falling Edge of SCLK to CS Rising Edge | t <sub>LAG</sub> | 100 | _ | N/A | ns | | MOSI to Falling Edge of SCLK (Data Setup Time) | t <sub>SI(SU)</sub> | 40 | _ | N/A | ns | | Falling Edge of SCLK to MOSI (Data Hold Time) | t <sub>SI(HOLD)</sub> | 40 | _ | N/A | ns | | MISO Rise Time $^{(14)}$ $C_L = 220 \text{ pF}$ | t <sub>RSO</sub> | _ | 25 | 50 | ns | | MISO Fall Time $^{(14)}$<br>$C_L = 220 \text{ pF}$ | t <sub>FSO</sub> | _ | 25 | 50 | ns | | Time from Falling or Rising Edge of $\overline{CS}$ to: (14) MISO Low Impedance (Enable) MISO High Impedance (Disable) | t <sub>SO(EN)</sub> | 0.0<br>0.0 | | 50<br>50 | ns | | Time from Rising Edge of SCLK to MISO Data Valid $^{(14)}$ 0.2 $V_{DD} \le$ MISO $\ge$ 0.8 $V_{DD}$ , $C_L$ = 100 pF | t <sub>VALID</sub> | 0.0 | _ | 50 | ns | | RST OUTPUT PIN IN NORMAL AND STOP MODES | | | | | | | Reset Duration After VDD HIGH | t <sub>DUR</sub> RST | 0.65 | 1.0 | 1.35 | ms | | WDC PIN | | | | | | | Watchdog Period Accuracy Using an External Resistor (Excluding Resistor Tolerances) (15) | ACCWDC | -15 | _ | 15 | % | | Watchdog Time Period <sup>(15)</sup> 10 kΩ External Resistor | t <sub>WDC</sub> | _ | 10.558 | _ | ms | | 100 kΩ External Resistor | | _ | 99.748 | _ | | | No External Resistor, WDC Open, Normal Mode | | 107 | 160 | 215 | | #### Notes - 14. Parameter guaranteed by design; however, it is not production tested. - 15. Watchdog time period calculation formula: $t_{\overline{WDC}}$ = 0.991 \* R + 0.648 (R in k $\Omega$ and $t_{\overline{WDC}}$ in ms). Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C, GND = 0.0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------|---------|-----------|------| | CURRENT SENSE OPERATIONAL AMPLIFIER | | | | | | | Supply Voltage Rejection Ratio (16) | SVR | 60 | _ | _ | dB | | Common Mode Rejection Ratio (16) | CMR | 70 | _ | _ | dB | | Gain Bandwidth (16) | GBP | 1.0 | _ | _ | MHz | | Output Slew Rate | SR | 0.5 | _ | _ | V/μs | | Phase Margin | PHMO | 40 | _ | _ | deg. | | Open Loop Gain <sup>(16)</sup> | OLG | _ | 85 | _ | dB | | L1 AND L2 INPUT PINS | • | | • | • | • | | Wake-Up Filter Time (16) | t <sub>WUF</sub> | 8.0 | 20 | 38 | μS | | STATE MACHINE TIMING | | | | | | | Delay Between CS LOW-to-HIGH Transition (at End of SPI Stop Command) and Stop Mode Activation (16) | t <sub>STOP</sub> | | | | μS | | Minimum Watchdog Period | | 1.4 | _ | 5.0 | | | No Watchdog Selected | | 6.0 | _ | 30 | | | Maximum Watchdog Period | | 12 | _ | 50 | | | Interrupt Low-Level Duration | t <sub>INT</sub> | 7.0 | 10 | 13 | μs | | Internal Oscillator Frequency Accuracy (All Modes, for Information Only) | fosc | -35 | _ | 35 | % | | Normal Request Mode Time-Out (Normal Request Mode) | t <sub>NRTOUT</sub> | 97 | 150 | 205 | ms | | Delay Between SPI Command and HS1 or HS2 Turn On $^{(17)}$ , $^{(18)}$ Normal Mode, $V_{SUP} > 9.0$ V, $V_{HS} \ge 0.2$ $V_{VS2}$ | t <sub>SHSON</sub> | _ | _ | 20 | μѕ | | Delay Between SPI Command and HS1 or HS2 Turn Off $^{(17)}$ , $^{(18)}$ Normal Mode, $V_{SUP} > 9.0$ V, $V_{HS} \le 0.8$ $V_{VS2}$ | t <sub>SHSOFF</sub> | _ | _ | 20 | μS | | Delay Between SPI Command and HS3 Turn On $^{(17)}$ , $^{(19)}$ Normal Mode, $V_{SUP} > 9.0 \text{ V}$ , $V_{HS} \ge 0.2 \text{ V}_{VS2}$ | t <sub>SHSON</sub> | - | _ | 20 | μS | | Delay Between SPI Command and HS3 Turn Off $^{(17)}$ , $^{(19)}$ Normal Mode, $V_{SUP} > 9.0$ V, $V_{HS} \le 0.8$ $V_{VS2}$ | t <sub>SHSOFF</sub> | _ | _ | 20 | μS | | Delay Between Normal Request and Normal Mode After a Watchdog Trigger Command (Normal Request Mode) (16) | t <sub>SNR2N</sub> | 7.0 | 15 | 30 | μS | | Delay Between CS Wake-Up (CS LOW to HIGH) in Stop Mode and: Normal Request Mode, VDD ON and RST HIGH First Accepted SPI Command | t <sub>wucs</sub> | 15<br>90 | 40<br>— | 80<br>N/A | μs | | Delay Between Interrupt Pulse in Stop Mode After Wake-Up and First Accepted SPI Command | t <sub>S1STSPI</sub> | 30 | _ | N/A | μS | | Minimum Time Between Rising and Falling Edge on the $\overline{\text{CS}}$ | t <sub>2CS</sub> | 15 | _ | | μs | #### Notes - 16. Parameter guaranteed by design; however, it is not production tested. - 17. When IN input is set to HIGH, delay starts at falling edge of clock cycle #8 of the SPI command and start of device activation/deactivation. 30 mA load on high-side switches. Excluding rise or fall time due to external load. - 18. When IN is used to control the high-side switches, delays are measured between IN and HS1 or HS2 ON/OFF. 30 mA load on high-side switches, excluding rise or fall time due to external load. - 19. Delay between turn on or turn off command and HS ON or HS OFF, excluding rise or fall time due to external load. 33689 Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C, GND = 0.0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted. | Chanastaviatia | Comple of | Min | T | Mari | 11 | | | | |---------------------------------------------------------------------------------|---------------------|--------|-----|------|------|--|--|--| | Characteristic | Symbol | Min | Тур | Max | Unit | | | | | LIN PHYSICAL LAYER: BUS DRIVER TIMING CHARACTERISTICS FOR NORMAL SLEW RATE (20) | | | | | | | | | | Propagation Delay TXD to LIN (21) | | | | | μS | | | | | Dominant State Minimum Threshold (50% TXD to 58.1% V <sub>SUP</sub> ) | t <sub>DOMMIN</sub> | _ | _ | 50 | | | | | | Dominant State Maximum Threshold (50% TXD to 28.4% V <sub>SUP</sub> ) | t <sub>DOMMAX</sub> | _ | _ | 50 | | | | | | Recessive State Minimum Threshold (50% TXD to 42.2% $\rm V_{SUP})$ | t <sub>RECMIN</sub> | _ | _ | 50 | | | | | | Recessive State Maximum Threshold (50% TXD to 74.4% $\rm V_{SUP})$ | t <sub>RECMAX</sub> | _ | _ | 50 | | | | | | Propagation Delay Symmetry | | | | | μS | | | | | t <sub>DOMMIN</sub> - t <sub>RECMAX</sub> | dt1s | -10.44 | _ | _ | | | | | | t <sub>DOMMAX</sub> - t <sub>RECMIN</sub> | dt2s | _ | _ | 11 | | | | | | LIN PHYSICAL LAYER: BUS DRIVER TIMING CHARACTERISTICS FOR SLOW SLEW RATE (20) | | | | | | | | | | Propagation Delay TXD to LIN (22) | | | | | μS | | | | | Dominant State Minimum Threshold (50% TXD to 61.6% V <sub>SUP</sub> ) | t <sub>DOMMIN</sub> | _ | _ | 100 | | | | | | Dominant State Maximum Threshold (50% TXD to 25.1% $V_{\mbox{SUP}}$ ) | t <sub>DOMMAX</sub> | _ | _ | 100 | | | | | | Recessive State Minimum Threshold (50% TXD to 38.9% $\rm V_{SUP}$ ) | t <sub>RECMIN</sub> | _ | _ | 100 | | | | | | Recessive State Maximum Threshold (50% TXD to 77.8% $\rm V_{SUP})$ | t <sub>RECMAX</sub> | _ | _ | 100 | | | | | | Propagation Delay Symmetry | | | | | μS | | | | | t <sub>DOMMIN</sub> - t <sub>RECMAX</sub> | dt1s | -22 | _ | _ | | | | | | t <sub>DOMMAX</sub> - t <sub>RECMIN</sub> | dt2s | _ | _ | 23 | | | | | | LIN PHYSICAL LAYER: BUS DRIVER FAST SLEW RATE | • | · | 1 | • | | | | | | LIN High Slew Rate (Programming Mode) | dv/dt Fast | _ | 13 | _ | V/μs | | | | | LIN PHYSICAL LAYER, TRANSCEIVER | | | | | · | | | | | Output Current Shutdown Delay (23) | t <sub>OUTDLY</sub> | _ | 10 | _ | μS | | | | | | | | | | | | | | #### Notes <sup>20.</sup> $7.0 \text{ V} < \text{V}_{\text{SUP}} < 18 \text{ V}$ , bus load C0 and R0 1.0 nF/1.0 k $\Omega$ , 6.8 nF/660 $\Omega$ , 10 nF/500 $\Omega$ . 50% of TXD signal to LIN signal threshold. See Figure 5, page 16. <sup>21.</sup> See <u>Figure 7</u>, page <u>17</u>. <sup>22.</sup> See Figure 8, page 17. <sup>23.</sup> Parameter guaranteed by design; however, it is not production tested. Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C, GND = 0.0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | | | |------------------------------------------------------------------|---------------------|------|-----|-----|------|--|--| | LIN PHYSICAL LAYER: RECEIVER CHARACTERISTICS AND WAKE-UP TIMINGS | | | | | | | | | Propagation Delay LIN to RXD (24) | | | | | μS | | | | Dominant State (LIN LOW to RXD LOW) | t <sub>RDOM</sub> | _ | 3.0 | 6.0 | | | | | Recessive State (LIN HIGH to RXD HIGH) | t <sub>RREC</sub> | _ | 3.0 | 6.0 | | | | | Symmetry (t <sub>RDOM</sub> - t <sub>RREC</sub> ) | t <sub>RSYM</sub> | -2.0 | _ | 2.0 | | | | | Bus Wake-Up Deglitcher (Sleep and Stop Modes) (25) | t <sub>PROPWL</sub> | 30 | 70 | 90 | μS | | | | Bus Wake-Up Event Reported | | | | | μS | | | | From Sleep Mode <sup>(26)</sup> | t <sub>WU</sub> | _ | 30 | _ | | | | | From Stop Mode <sup>(27)</sup> | t <sub>WU</sub> | _ | 20 | _ | | | | #### Notes - 24. Measured between LIN signal threshold $V_{\mbox{INL}}$ or $V_{\mbox{INH}}$ and 50% of RXD signal. - 25. See Figures 9 and 10, page 18. - 26. t<sub>WU</sub> is typically 2 internal clock cycles after a LIN rising edge is detected. In Sleep Mode, the measurement is done without a capacitor connected to the regulator. The delay is measured between the V<sub>SUP</sub>/2 rising edge of the LIN bus and when V<sub>DD</sub> reaches 3.0 V. The V<sub>DD</sub> rise time is strongly dependent upon the decoupling capacitor at V<sub>DD</sub> pin. See Figure 9, page 18. - 27. t<sub>WU</sub> is typically 2 internal clock cycles after a LIN rising edge is detected. In Stop Mode, the delay is measured between the V<sub>SUP</sub>/2 rising edge of the LIN bus and the falling edge of the INT pin. See Figure 10, page 18. # **TIMING DIAGRAMS** **Figure 5. Test Circuit for Timing Measurements** **Note** Incoming data at MOSI pin is sampled by the 33689 at SCLK falling edge. Outgoing data at MISO is set by the 33689 at SCLK rising edge (after $t_{VALID}$ delay time). Figure 6. SPI Timing Characteristics Figure 7. Timing Characteristics for Normal LIN Output Slew Rate Figure 8. Timing Characteristics for Slow LIN Output Slew Rate Figure 9. LIN Bus Wake-Up Behavior, Sleep Mode Figure 10. LIN Bus Wake-Up Behavior, Stop Mode # **FUNCTIONAL DESCRIPTION** #### INTRODUCTION A System Basis Chip (SBC) is a monolithic IC combining many functions found in standard microcontroller-based systems; e.g., power management, communication interface, system protection, and diagnostics. The 33689 is a SPI-controlled SBC combining many functions with a LIN transceiver for slave node applications. The 33689 has a 5.0 V, 50 mA regulator with undervoltage reset, output current limiting, overtemperature pre-warning, and thermal shutdown. An externally selectable timing Window Watchdog is also included. The LIN transceiver has waveshaping that can be disabled when high data rates are warranted. A single 50 mA and two 150 mA fully protected high-side switches with output clamping are available for switching inductive or resistive loads. The 150 mA switches are PWM capable. Two high-voltage inputs can be used to monitor switches or provide external wake-up. An internal current sense operational amplifier is available for load current monitoring. #### **FUNCTIONAL PIN DESCRIPTION** # LEVEL 1 AND LEVEL 2 INPUT PINS (L1 AND L2) These pins are used to sense external switches and to wake up the 33689 from Sleep or Stop mode. During Normal mode, the state of these pins can be read through the SPI Register. (Refer to the section entitled SPI Interface and Register Description on page 24 for information on the SPI Register.) # HIGH-SIDE DRIVER OUTPUT PINS 1 AND 2 (HS1 AND HS2) These two high-side switches are able to drive loads such as relays or lamps. They are protected against overcurrent and overtemperature and include internal clamp circuitry for inductive load protection. Switch control is done through selecting the correct bit in the SPI Register. HS1 and HS2 can be PWM-ed if required through the IN input pin. The internal circuitry that drives both high-side switches is an AND function between the SPI bit HS1 (or HS2) and the IN input pin. If no PWM control is required, the IN pin must be connected to the VDD pin. ### **HIGH-SIDE DRIVER OUTPUT PIN 3 (HS3)** This high-side switch can be used to drive small lamps, Hall sensors, or switch pullup resistors. Control is done through the SPI Register only. No direct PWM control is possible on this pin. This high-side switch features current limit to protect it against overcurrent and short circuit conditions. It is also protected against overtemperature. # VOLTAGE SUPPLY PINS 1 AND 2 (VS1 AND VS2) The 33689 is supplied from a battery line or other supply source through the VS1 and VS2 pins. An external diode is required to protect against negative transients and reverse battery. The 33689 can operate from 4.5 V and under the jump start condition at 27 V DC. Device functionality is guaranteed down to 4.5 V at VS1 and VS2 pins. These pins sustain standard automotive voltage conditions such as load dump at 40 V. # LIN BUS PIN (LIN) The LIN pin represents the single-wire bus transmitter and receiver. It is suited for automotive bus systems and is based on the LIN bus specification. # **VOLTAGE SOURCE PIN (VDD)** The VDD pin is the 5.0 V supply pin for the MCU and the current sense operational amplifier. # CURRENT SENSE OPERATIONAL AMPLIFIER PINS (E+, E-, VCC, AND OUT) These are the pins of the single-supply current sense operational amplifier. - The E+ and the E- input pins are the non-inverting and inverting inputs of the current sense operational amplifier, respectively. - The OUT pin is the output pin of the current sense operational amplifier. - The VCC pin is the +5.0 V single-supply connection for the current sense operational amplifier. The current sense operational amplifier is enabled in Normal mode only. #### WATCHDOG CONFIGURATION PIN (WDC) The WDC pin is the configuration pin for the internal watchdog. A resistor is connected to this pin. The resistor value defines the watchdog period. If the pin is left open, the watchdog period is fixed to its default value (150 ms typical). If no watchdog function is required, the WDC pin must be connected to GND. 33689 # RESET OUTPUT PIN (RST) The $\overline{\text{RST}}$ pin is the 5.0 V regulator and Watchdog reset output pin. #### **PWM INPUT CONTROL PIN (IN)** The IN pin is the external PWM control pin for the HS1 and HS2 high-side switches. ### **SERIAL DATA CLOCK PIN (SCLK)** The SCLK pin is the SPI clock input pin. MISO data changes on the negative transition of the SCLK. MOSI is sampled on the positive edge of the SCLK. # **MASTER OUT SLAVE IN PIN (MOSI)** The MOSI pin receives SPI data from the MCU. This data input is sampled on the positive edge of SCLK. # **MASTER IN SLAVE OUT PIN (MISO)** The MISO pin sends data to an SPI-enabled MCU. Data on this output pin changes on the negative edge of the SCLK. When $\overline{CS}$ is HIGH, this pin enters the high-impedance state. # CHIP SELECT PIN (CS) The $\overline{\text{CS}}$ pin is the chip select input pin for SPI use. When this signal is high, SPI signals are ignored. Asserting this pin LOW starts an SPI transaction. The transaction is completed when this signal returns HIGH. # INTERRUPT OUTPUT PIN (INT) The $\overline{\text{INT}}$ pin is used to report 33689 faults to the MCU. Interrupt pulses are generated for: - Voltage regulator temperature pre-warning - HS1, HS2, or HS3 thermal shutdown - VS1 or VS2 overvoltage (20 V typical) - VS1 or VS2 undervoltage (6.0 V typical) If an interrupt is generated, then when the next SPI read operation is performed bit D7 in the SPI Register will be set to logic [1] and bits D6:D0 will report the interrupt source. In cases of wake-up from the Stop mode, $\overline{\text{INT}}$ is set LOW in order to signal to the MCU that a wake-up event from the L1, L2, or LIN bus pin has occurred. #### **RECEIVER OUTPUT PIN (RXD)** The RXD pin is the receiver output of the LIN interface and reports the state of the bus voltage (RXD LOW when LIN bus is dominant, RXD HIGH when LIN bus is recessive). #### TRANSMITTER INPUT PIN (TXD) The TXD pin is the transmitter input of the LIN interface and controls the state of the bus output (dominant when TXD is LOW, recessive when TXD is HIGH). # **GROUND PINS (GND, TGND, AND AGND)** The 33689 has three different types of ground pins. - The GND pin is the electrical ground pin for the device. - The AGND is the analog ground pin for the voltage regulator and current sense operational amplifier. - The four TGND pins are the thermal ground pins for the device. **Important** The GND, the AGND, and the four TGND pins must be connected together to a ground external to the 33689. #### FUNCTIONAL INTERNAL BLOCK DESCRIPTION # **WINDOW WATCHDOG** The window watchdog can be configured using an external resistor at WDC pin. The watchdog is cleared through MODE1 and MODE2 bit in the SPI Register (refer to Table 2, page 24; also refer to the section entitled Functional Pin Description on page 19. A watchdog clear is only allowed in the open window (see Figure 1). If the watchdog is cleared in the closed window or has not been cleared at the end of the open window, the watchdog will generate a reset on the RST pin and reset the whole device. **Note** The watchdog clear in Normal request mode (150 ms) (first watchdog clear) has no window. Figure 1. Window Watchdog Operation #### **Window Watchdog Configuration** If the $\overline{\text{WDC}}$ pin is left open, the default watchdog period is selected (typ. 150 ms). If no watchdog function is required, the $\overline{\text{WDC}}$ pin must be connected to GND. The watchdog timer's period is calculated using the following formula: $t_{\overline{WDC}} = 0.991 * R + 0.648$ (with R in k $\Omega$ and $t_{\overline{WDC}}$ in ms). #### VDD VOLTAGE REGULATOR The 33689 chip contains a low-power, low dropout voltage regulator to provide internal power and external power for the MCU. The on-chip regulator consist of two elements, the main voltage regulator and the low-voltage reset circuit. The VDD regulator accepts an unregulated input supply and provides a regulated $V_{DD}$ supply to all digital sections of the device. The output of the regulator is also connected to the VDD pin to provide the 5.0 V to the microcontroller. #### **Current Limit (Overcurrent) Protection** The voltage regulator has current limit to protect the device against overcurrent and short circuit conditions. #### **Overtemperature Protection** The voltage regulator also features overtemperature protection that has an overtemperature warning (Interrupt - VDDT) and an overtemperature shutdown. #### **Stop Mode** During Stop mode, the Stop mode regulator supplies a regulated output voltage. The Stop mode regulator has a limited output current capability. #### Sleep Mode In Sleep mode, the voltage regulator external VDD is turned off. # VDD VOLTAGE REGULATOR TEMPERATURE PREWARNING VDD voltage regulator temperature prewarning (VDDT) is generated if the voltage regulator temperature is above the $T_{PRE}$ threshold. It will set the VDDT bit in the SPI Register and an interrupt will be initiated. The VDDT bit remains set as long as the error condition is present. During Sleep and Stop modes the VDD voltage regulator temperature prewarning circuitry is disabled. #### HIGH-SIDE SWITCH THERMAL SHUTDOWN The high-side switch thermal shutdown HSST is generated if one of the high-side switches HS1:HS3 is above the HSST threshold. It will shutdown all high-side switches and set the HSST flag in the SPI Register, and an interrupt will be initiated. The HSST bit remains set as long as the error condition is present. During Sleep and Stop modes the high-side switch thermal shutdown circuitry is disabled. #### **FUNCTIONAL DEVICE OPERATION** #### **OPERATIONAL MODES** As described below and depicted in Figure 1 below and Table 1 on page 23, the 33689 has three operational modes: Normal, Sleep, and Stop. Operational modes are controlled by MODE1 and MODE2 bits in the SPI Register (refer to Logic Commands and Registers on page 24). In additional, there are two transitional modes: Reset and Normal Request. #### **RESET MODE** At power up, the 33689 switches automatically to Reset Mode for 1 ms if $V_{DD}$ goes high. If $V_{DD}$ stays low, after 150 ms the 33689 goes in Sleep Mode. #### **NORMAL REQUEST MODE** Before entering in Normal Request Mode, the 33689 stays for 1 ms in Reset Mode. In this mode, the LIN bus can transmit and receive information. #### VDD LOW (150 ms) Expired & VSUV Bit = Logic [0] #### Legend Watchdog Selected: External resistor between WDC pin and GND or WDC pin open. Watchdog Not Selected: WDC pin connected to GND. Watchdog Fail: Watchdog trigger occurs in closed window or no SPI Watchdog trigger command. Stop Command: SPI stop command. Sleep Command: SPI sleep request followed by SPI sleep command. Wake-Up: L1 or L2 state change or LIN bus wake-up or CS rising edge. Figure 1. 33689 Modes State Diagram # **NORMAL MODE** In Normal Mode, the 33689 has slew rate and timing compatible with the LIN protocol specification. The LIN bus can transmit and receive information. The $V_{DD}$ regulator is ON and the watchdog function can be enabled. #### **SLEEP AND STOP MODE** To safely enter Sleep or Stop modes and to ensure that these modes are not inadvertently entered due to noise issues during SPI transmission, a dedicated sequence must be sent twice: data with the bits controlling the LIN bus and the device mode. #### **Entering Sleep Mode** First and second SPI commands (with bit D6=1, D7=1, D5 =0 or 1, D1=0, and D0=0) 11x00000 must be sent. #### **Entering Stop Mode** First and second SPI commands (with bit D6=1, D7=1, D5 =0 or 1, D1=0, and D0=1) 11x00001 must be sent. Sleep or Stop modes are entered after the second SPI command. Register bit D5 must be set accordingly. **Table 1. Operational Modes and Associated Functions** | Device Mode | VDD Voltage<br>Regulator | Wake-Up<br>Capabilities | RST Output | Watchdog<br>Function | HS1, HS2, HS3 | LIN Interface | Operational<br>Amplifier | |-------------------|---------------------------------------------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------|------------------------------------------|---------------|--------------------------------------------|--------------------------| | Reset | VDD: ON | N/A | LOW for 1.0 ms<br>typical, then<br>HIGH (if VDD<br>above threshold) | Disabled | OFF | Recessive only | Not active | | Normal<br>Request | VDD: ON | N/A | HIGH. Active LOW if VDD undervoltage occurs and if Normal Request timeout (if Watchdog enabled) | 150 ms timeout<br>if Watchdog<br>enabled | ON or OFF | Transmit and receive | Not active | | Normal | VDD: ON | N/A | HIGH. Active LOW if VDD undervoltage occurs or if Watchdog fail (if Watchdog enabled) | Window<br>Watchdog if<br>enabled | ON or OFF | Transmit and receive | Active | | Stop | VDD: ON<br>(Limited current<br>capability) | LIN and state<br>change on<br>L1:L2 inputs | Normally HIGH.<br>Active LOW if<br>VDD<br>undervoltage<br>occurs | Disabled | OFF | Recessive state<br>with Wake<br>capability | Not active | | Sleep | VDD: OFF<br>(Set to 5.0 V<br>after Wake-Up<br>to enter Normal<br>Request) | LIN and state<br>change on<br>L1:L2 inputs | LOW. Go to HIGH after Wake-Up and VDD within specification | Disabled | OFF | Recessive state<br>with Wake<br>capability | Not active | #### LOGIC COMMANDS AND REGISTERS # SPI INTERFACE AND REGISTER DESCRIPTION As shown in Figure 2, the SPI is an 8-bit SPI. All data is sent as bytes. The MSB, D7, is sent first. The minimum time between two rising edges on the $\overline{\text{CS}}$ pin is 15 $\mu$ s. During an SPI data communication, the state of MISO reports the state of the 33689 at time of a $\overline{\text{CS}}$ HIGH-to-LOW transition. The status flags are latched at a $\overline{\text{CS}}$ HIGH-to-LOW transition. Figure 2. Data Format Description The following tables describe the SPI Register bits, showing reset values and reset conditions. **Table 2. SPI Register Overview** | Read/Write | MSB Bits | | | | | | | | |--------------------------|---------------|---------------------|--------|-----------------------------------|---------------|---------------|-------|-------| | Information | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Write | LINSL2 | LINSL1 | LIN-PU | HS3 | HS2 | HS1 | MODE2 | MODE1 | | Read | INTSRC (1) | LINWU or<br>LINFAIL | VSOV | VSUV or<br>BATFAIL <sup>(2)</sup> | VDDT | HSST | L2 | L1 | | Write Reset<br>Value | 0 | 0 | 0 | 0 | 0 | 0 | _ | _ | | Write Reset<br>Condition | POR,<br>RESET | POR,<br>RESET | POR | POR,<br>RESET | POR,<br>RESET | POR,<br>RESET | _ | _ | #### Notes - 1. D7 signals interrupt source. After interrupt occurs, if D7 is a logic [1] D6:D0 indicate the interrupt source. If D7 is a logic [0] no interrupt has occurred and D6:D0 report real-time status. - 2. The first SPI read after a 33689 reset returns the BATFAIL status flag bit D4. #### **SPI Register: Write Control Bits** # LINSL2 and LINSL1—LIN Baud Rate and Low-Power Mode Pre-Selection Bits These bits select the LIN slew rate and requested low-power mode in accordance with <u>Table 3</u>. Reset clears the LINSL2:1 bits. Table 3. LIN Slew Rate Control and Device Low Power Mode Pre-Selection Bits (D7 and D6) | LINSL2 | LINSL1 | Description | |--------|--------|-------------------------------------------------------------------------| | 0 | 0 | LIN slew rate normal<br>(baud rate up to 20 kbps) | | 0 | 1 | LIN slew rate slow<br>(baud rate up to 10 kbps) | | 1 | 0 | LIN slew rate fast (for program download, baud rate up to 100 kbps) | | 1 | 1 | Low power mode (Sleep or Stop mode) request, no change in LIN slew rate | #### LIN-PU—LIN Pullup Enable Bit This bit controls the LIN pullup resistor during Sleep and Stop modes in accordance with <u>Table 4</u>. Reset clears the LIN-PU bit. Table 4. LIN Pullup Termination Control Bit (D5) | LIN-PU | Description | |--------|----------------------------------------------------------| | 0 | 30 k $\Omega$ pullup connected in Sleep and Stop mode | | 1 | 30 k $\Omega$ pullup disconnected in Sleep and Stop mode | #### HS3:HS1—High-Side H3:HS1 Enable Bits These bits enable the HS3:HS1 bits in accordance with Table 5. Reset clears the HSx bit. **Note** If no PWM on HS1 and HS2 is required, the IN pin must be connected to the VDD pin. Table 5. High-Side Switches Control Bits (D4, D3, and D2) | HS3 | Description | HS2 | Description | HS1 | Description | |-----|-------------|-----|--------------------|-----|--------------------| | 0 | HS3 OFF | 0 | HS2 OFF | 0 | HS1 OFF | | 1 | HS3 ON | 1 | HS2 ON (if IN = 1) | 1 | HS1 ON (if IN = 1) | #### MODE2 and MODE1—Mode Section Bits The MODE2 and MODE1 bits control the 33689 operating modes in accordance with <u>Table 6</u>. Table 6. Mode Control Bits (D1 and D0) | MODE2 | MODE1 Description | | |-------|-------------------|----------------------------------| | 0 | 0 | Sleep mode <sup>(3)</sup> | | 0 | 1 | Stop mode | | 1 | 0 | Normal mode + Watchdog clear (4) | | 1 | 1 | Normal mode | #### Notes - Special SPI command and sequence is implemented in order to avoid going into Sleep or Stop mode with a single 8-bit SPI command. Refer to <u>Tables 7</u> and <u>8</u>. - 4. When a logic [0] is written to MODE1 bit while MODE2 bit is written as a logic [1]. After the SPI command is completed, MODE1 bit is set to logic [1] and the 33689 stays in Normal mode. In order to set the 33689 in Sleep mode, both MODE1 and MODE2 bits must be written in the same 8-bit SPI command. The Watchdog clear on Normal Request mode (150 ms) has no window. To safely enter Sleep or Stop mode and to ensure that these modes are not affected by noise issue during SPI transmission, the Sleep/Stop commands require two SPI transmissions. **Sleep Mode Sequence** The Sleep command, as shown in Table 7, must be sent twice. **Table 7. Sleep Command Bits** | LINSL2 | LINSL1 | LIN-PU | HS3 | HS2 | HS1 | MODE2 | MODE1 | |--------|--------|--------|-----|-----|-----|-------|-------| | 1 | 1 | х | 0 | 0 | 0 | 0 | 0 | x = Don't care. **Stop Mode Sequence** The Stop command, as shown in Table 8, must be sent twice. **Table 8. Stop Command Bits** | LINSL2 | LINSL1 | LIN-PU | HS3 | HS2 | HS1 | MODE2 | MODE1 | |--------|--------|--------|-----|-----|-----|-------|-------| | 1 | 1 | х | 0 | 0 | 0 | 0 | 1 | x = Don't care. 33689 #### **SPI Register: Read Control Bits** #### INTSCR—Register Content Flags or Interrupt Source The INTSCR bit, as shown in <u>Table 9</u>, indicates if the register contents reflect the flags or an interrupt/wake-up source. Table 9. Interrupt Status (D7) | INTSCR | Description | |--------|--------------------------------------------------------| | 0 | SPI word read reflects the flag state | | 1 | SPI word read reflects the interrupt or wake-up source | # VSOV—Overvoltage Flag Bit, VSUV/BATFAIL—Undervoltage Flag Bit, VDDT—VDD Voltage Regulator Status Flag Bit, and HSST—High-Side Status Flag Bit <u>Table 11</u> indicates the register contents of the following flags: - VSOV flag is set on an overvoltage condition. - VSUV/BATFAIL flag is set on an undervoltage condition. - VDDT flag is set as pre-warning in case of an overtemperature condition on the voltage regulator. - HSST flag is set on overtemperature conditions on one of the high-side outputs. # LINWU/LINFAIL—LIN Bus Status Flag Bit This bit indicates a LIN wake-up condition or a LIN overcurrent/overtemperature in accordance with <u>Table 10</u>. Table 10. LIN Bus Status (D6) | LINWU/<br>LINFAIL | Description | |-------------------|-----------------------------------------------------------------| | 0 | No LIN bus wake-up <b>or</b> failure | | 1 | LIN bus wake-up occurred or LIN overcurrent/<br>overtemperature | Table 11. Over- and Undervoltage, VDD Voltage Regulator, and High-Side Status Flag Bits (D5, D4, D3, and D2) | vsov | Description | VSUV/<br>BATFAIL | Description | VDDT | Description | HSST | Description | |------|-----------------------------|------------------|------------------------------|---------------------------------|--------------------|------|----------------------------------------------| | 0 | V <sub>SUP</sub> below 19 V | 0 | V <sub>SUP</sub> above 6.0 V | 0 | No overtemperature | 0 | HS<br>No overtemperature | | 1 | V <sub>SUP</sub> above 18 V | 1 | V <sub>SUP</sub> below 6.0 V | VDD overtemperature pre-warning | | 1 | HS1, HS2, or HS3<br>OFF<br>(overtemperature) | #### L2 and L1 — Wake-Up Inputs L2 and L1 Status Flag Bit The L2 and L1 flags, as shown in <u>Table 12</u>, reflect the status of the L2 and L1 input pins and indicate the wake-up source. Table 12. Switch Input Wake-Up and Real Time Status (D1 and D0) | L2 | Description | L1 | Description | | |----|-----------------------------------------------------------------------|----|-----------------------------------------------------------------------|--| | 0 | L2 input LOW | 0 | L1 input LOW | | | 1 | L2 input HIGH or wake-up by L2<br>(first register read after wake-up) | 1 | L1 input HIGH or wake-up by L1<br>(first register read after wake-up) | | # TYPICAL APPLICATIONS The 33689 can be configured in several applications. Figure 3 shows the 33689 in the typical master node application. $C1 = 47 \mu F$ R1=33 $k\Omega$ C2=C4=C5=100 nF R2 and R3 depend on the application $C3=10 \mu F$ R4>5.0 k $\Omega$ C6=220 pF R5=1.0 $k\Omega$ C7=4.7 nF $R6=10 k\Omega$ R7=2.2 $k\Omega$ R8=Varistor type TDK AVR-M1608C270MBAAB<sup>(1)</sup> L1 = SMD Ferrite Bead-Type TDK MMZ2012Y202B<sup>(1)</sup> #### Notes: - 1. L1 and R8 are external components to improve EMC and ESD performances. - Freescale does not assume liability, endorse, or warrant components from external manufacturers that are referenced in circuit drawings or tables. While freescale offers component recommendations in this configuration, it is the customer's responsibility to validate their application. Figure 3. 33689 in Typical Master Node Application # **PACKAGING** # **PACKAGING DIMENSIONS** **Important** For the most current revision of the package, visit <u>www.freescale.com</u> and do a keyword search on the 98A drawing number below. | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. MECHANICAL OUTLINE | | | PRINT VERSION NO | OT TO SCALE | |--------------------------------------------------------------------------|-------|--------------------------|------------------|-------------| | TITLE: | PITCH | DOCUMENT NO: 98ARH99137A | | REV: B | | 32LD SOIC W/B, 0.65<br>CASE OUTLINE | | CASE NUMBER: 1324-03 | | 07 APR 2005 | | CASE OUTLINE | | STANDARD: FF | REESCALE | | EW SUFFIX (PB-FREE) 32-PIN SOICW 98ARH99137A ISSUE B # **PACKAGING DIMENSIONS (CONTINUED)** SECTION B-B | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NOT TO SCALE | | |------------------------------------------------------|-----------|--------------------------|----------------------------|-------------| | TITLE: | PITCH | DOCUMENT NO: 98ARH99137A | | REV: B | | 32LD SOIC W/B, 0.65 | | CASE NUMBER | 2: 1324–03 | 07 APR 2005 | | CASE OUTLINE | | STANDARD: FF | REESCALE | | EW SUFFIX (PB-FREE) 32-PIN SOICW 98ARH99137A ISSUE B # **REVISION HISTORY** | REVISION | DATE | DESCRIPTION OF CHANGES | |----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6.0 | 6/2006 | <ul> <li>Implemented Revision History page</li> <li>Updated Outline Drawing to Revision "B"</li> <li>Eliminated all pages (pages 30 to 47) referring to the MC33689DWB/R2 device</li> <li>Removed MC33689DWB/R2 from the orderable parts information</li> <li>Updated to the prevailing form and style</li> </ul> | | 7.0 | 8/2006 | Removed MC33689DEW/R2 and replaced with MCZ33689DEW/R2 in the Ordering Information block | | 8.0 | 9/2012 | <ul> <li>Updated orderable part number from MC33689DEW to MC33689DPEW</li> <li>Removed MCZ33689DPEW</li> <li>Removed DWB suffix from drawing info</li> <li>Updated Freescale form and style</li> </ul> | How to Reach Us: Home Page: freescale.com Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: store.esellerate.net/store/ Policy.aspx?Selector=RT&s=STR0326182960&pc. Freescale, the Freescale logo, AltiVec, C-5, CodeTest, CodeWarrior, ColdFire, C-Ware, Energy Efficient Solutions logo, Kinetis, mobileGT, PowerQUICC, Processor Expert, QorlQ, Qorivva, StarCore, Symphony, and VortiQa are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. Airfast, BeeKit, BeeStack, ColdFire+, CoreNet, Flexis, MagniV, MXC, Platform in a Package, QorlQ Qonverge, QUICC Engine, Ready Play, SafeAssure, SMARTMOS, TurboLink, Vybrid, and Xtrinsic are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. Document Number: MC33689 Rev. 8.0 9/2012