

Maxim > Design Support > Technical Documents > Tutorials > A/D and D/A Conversion/Sampling Circuits > APP 2094 Maxim > Design Support > Technical Documents > Tutorials > High-Speed Signal Processing > APP 2094

Keywords: ADCs, analog-to-digital converter, integrating, SAR, sigma delta, flash, pipeline, dual slope, two step, analog to digital conversions, analog digital, converters, half flash, ADC, comparison matrix, over sampling

**TUTORIAL 2094** 

# A Simple ADC Comparison Matrix

By: Jim LeClare, Principal Member of Technical Staff Jun 27, 2003

Abstract: Maxim manufactures analog-to-digital converters (ADCs) using the six popular ADC architectures. Deciding on the correct ADC requires tradeoffs between resolution, channel count, power consumption, size, conversion time, static performance, dynamic performance, and price. Designers need to know the key features, and have a basic understanding of the architectures and their design limitations.

This application note provides an overview of the architectures. It includes links to application notes that provide more detail and a handy comparison table that compares the key features and characteristics.

## **Integrating ADCs**

Integrating ADCs provide high resolution and can provide good line frequency and noise rejection. Having started with the ubiquitous ICL7106, these converters have been around for quite some time. The integrating architecture provides a novel yet straightforward approach to converting a low bandwidth analog signal into its digital representation. These type of converters often include built-in drivers for LCD or LED displays and are found in many portable instrument applications, including digital panel meters and digital multi-meters.

#### View Specification Table

# **FLASH ADCs**

Flash analog-to-digital converters, also known as parallel ADCs, are the fastest way to convert an analog signal to a digital signal. They are suitable for applications requiring very large bandwidths. However, flash converters consume a lot of power, have relatively low resolution, and can be quite expensive. This limits them to high frequency applications that typically cannot be addressed any other way. Examples include data acquisition, satellite communication, radar processing, sampling oscilloscopes, and high-density disk drives.

View Specification Table

### **Pipelined ADCs**

The pipelined analog-to-digital converter (ADC) has become the most popular ADC architecture for sampling rates from a few megasamples per second (MS/s) up to 100MS/s+, with resolutions from 8 to 16 bits. They offer the resolution and sampling rate to cover a wide range of applications, including CCD imaging, ultrasonic medical imaging, digital receiver, base station, digital video (for example, HDTV), xDSL, cable modem, and fast Ethernet.

#### View Specification Table

# SAR ADC

Successive-approximation-register (SAR) analog-to-digital converters (ADCs) are frequently the architecture of choice for medium-to-high-resolution applications, typically with sample rates fewer than 5 megasamples per second (Msps). SAR ADCs most commonly range in resolution from 8 to 16 bits and provide low power consumption as well as a small form factor. This combination makes them ideal for a wide variety of applications, such as portable/battery-powered instruments, pen digitizers, industrial controls, and data/signal acquisition.

#### View Specification Table

# Sigma Delta ADC

Sigma Delta analog-to-digital converters (ADCs) are used predominately in lower speed applications requiring a trade off of speed for resolution by oversampling, followed by filtering to reduce noise. 24 bit Sigma Delta converters are common in Audio designs, instrumentation and Sonar. Bandwidths are typically less than 1MHz with a range of 12 to 18 true bits.

#### View Specification Table

## Two Step ADC

Two Step analog-to-digital converters (ADCs) are also known as subranging converters and sometimes referred to as multi-step or half flash (slower than Flash architecture). This is a cross between a Flash ADC and pipeline ADC and can achieve higher resolution or smaller die size and power for a given resolution are needed vs. a Flash ADC. Example MAX153.

### Maxim Application Notes

- Understanding Flash ADCs
- Understanding Integrating ADCs
- Pipeline ADCs Come of Age
- Understanding SAR ADCs
- Demystifying Sigma-Delta ADCs

|                              | FLASH<br>(Parallel)      | SAR                                 | DUAL SLOPE<br>(Integrating<br>ADC) | PIPELINE                                  | SIGMA DELTA                                                                                              |
|------------------------------|--------------------------|-------------------------------------|------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------|
| Pick This<br>Architecture if | Ultra-High<br>Speed when | high<br>resolution (8<br>to 16bit), | signals, high<br>resolution, low   | few Msps to<br>100+ Msps, 8<br>bits to 16 | High resolution, low to<br>medium speed, no<br>precision external<br>components,<br>simultaneous 50/60Hz |

| you want:            | not primary<br>concern?                                                                                | under, low<br>power, small<br>size.                                                             | good noise<br>performance<br>ICL7106.                                                                          | power<br>consumption<br>than flash.                                                             | rejection, digital filter<br>reduces anti-aliasing<br>requirements.                    |
|----------------------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| Conversion<br>Method | N bits - 2 <sup>N</sup> -<br>1<br>Comparators<br>Caps<br>increase by a<br>factor of 2 for<br>each bit. | Binary search<br>algorithm,<br>internal<br>circuitry runs<br>higher speed.                      | Unknown input<br>voltage is<br>integrated and<br>value<br>compared<br>against known<br>reference<br>value.     | Small parallel<br>structure,<br>each stage<br>works on one<br>to a few bits.                    | Oversampling ADC, 5-<br>Hz - 60Hz rejection<br>programmable data<br>output.            |
| Encoding<br>Method   | Thermometer<br>Code<br>Encoding                                                                        | Successive<br>Approximation                                                                     | Analog<br>Integration                                                                                          | Digital<br>Correction<br>Logic                                                                  | Over-Sampling<br>Modulator, Digital<br>Decimation Filter                               |
| Disadvantages        | Sparkle<br>codes /<br>metastability,<br>high power<br>consumption,<br>large size,<br>expensive.        | Speed limited<br>to ~5Msps.<br>May require<br>anti-aliasing<br>filter.                          | Slow<br>Conversion<br>rate. High<br>precision<br>external<br>components<br>required to<br>achieve<br>accuracy. | Parallelism<br>increases<br>throughput at<br>the expense<br>of power and<br>latency.            | Higher order (4th order<br>or higher) - multibit ADC<br>and multibit feedback<br>DAC.  |
| Conversion<br>Time   | Conversion<br>Time does<br>not change<br>with<br>increased<br>resolution.                              | Increases<br>linearly with<br>increased<br>resolution.                                          | Conversion<br>time doubles<br>with every bit<br>increase in<br>resolution.                                     | Increases<br>linearly with<br>increased<br>resolution.                                          | Tradeoff between data<br>output rate and noise<br>free resolution.                     |
| Resolution           | Component<br>matching<br>typically limits<br>resolution to<br>8 bits.                                  | Component<br>matching<br>requirements<br>double with<br>every bit<br>increase in<br>resolution. | Component<br>matching does<br>not increase<br>with increase in<br>resolution.                                  | Component<br>matching<br>requirements<br>double with<br>every bit<br>increase in<br>resolution. | Component matching<br>requirements double with<br>every bit increase in<br>resolution. |
| Size                 | 2^N-1<br>comparators,<br>Die size and<br>power<br>increases<br>exponentially<br>with<br>resolution.    | Die increases<br>linearly with<br>increase in<br>resolution.                                    | Core die size<br>will not<br>materially<br>change with<br>increase in<br>resolution.                           | Die increases<br>linearly with<br>increase in<br>resolution.                                    | Core die size will not<br>materially change with<br>increase in resolution.            |

| Related Parts |                           |              |  |  |
|---------------|---------------------------|--------------|--|--|
| ICL7106       | 3 1/2 Digit A/D Converter | Free Samples |  |  |

#### More Information

For Technical Support: http://www.maximintegrated.com/support For Samples: http://www.maximintegrated.com/samples Other Questions and Comments: http://www.maximintegrated.com/contact

Application Note 2094: http://www.maximintegrated.com/an2094 TUTORIAL 2094, AN2094, AN 2094, APP2094, Appnote2094, Appnote 2094 Copyright © by Maxim Integrated Products Additional Legal Notices: http://www.maximintegrated.com/legal