# **TUSB1310**USB 3.0 Transceiver # **Data Manual** PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Literature Number: SLLSE16E December 2009–Revised May 2011 # Contents | 1 | PRO | DUCT O | VERVIEW | . 7 | |---|-------------------|------------------|----------------------------------------|-----------| | | 1.1 | Feature | s | . 7 | | | 1.2 | Target A | Applications | . 7 | | | 1.3 | Introduc | ction | . 8 | | | 1.4 | | nal Block Diagram | | | 2 | PIN [ | DESCRI | PTIONS | <u>10</u> | | | 2.1 | Configu | ration Pins | <u>10</u> | | | 2.2 | | | _ | | | 2.3 | ULPI | | | | | | 2.3.1 | ULPI Modes | <u>13</u> | | | 2.4 | | g | | | | 2.5 | | nterface | | | | 2.6 | Reset a | and Output Control Interface | <u>14</u> | | | 2.7 | Strap C | ptions | <u>14</u> | | | 2.8 | USB Int | terfaces | <u>15</u> | | | 2.9 | Special | Connect | 15 | | | 2.10 | | and Ground | | | 3 | | | L DESCRIPTION | _ | | | 3.1 | | On and Reset | | | | | 3.1.1 | RESETN and PHY_RESETN – Hardware Reset | | | | | 3.1.2 | ULPI Reset – Software Reset | | | | | 3.1.3 | OUT_ENABLE - Output Enable | | | | | 3.1.4 | Power Up Sequence | | | | 3.2 | | | | | | | 3.2.1 | Clock Distribution | | | | | 3.2.2 | Output Clock | _ | | | 3.3 | | Management | | | | 0.4 | 3.3.1 | USB Power Management | | | | 3.4 | | or Status | | | | | 3.4.1 | Clock Tolerance Compensation | | | | | 3.4.2 | Receiver Detection | | | | | 3.4.3 | 8b/10b Decode Errors | | | | | 3.4.4 | Elastic Buffer Errors | | | | | 3.4.5 | Disparity Errors | | | 4 | 3.5<br><b>REG</b> | Loopba<br>ISTERS | ck | _ | | | 4.1 | Registe | r Definitions | 22 | | | 4.2 | Registe | r Map | 22 | | | | 4.2.1 | Vendor ID and Product ID (00h-03h) | 23 | | | | 4.2.2 | Function Control (04h-06h) | 23 | | | | 4.2.3 | Interface Control (07h-09h) | 24 | | | | 4.2.4 | OTG Control | 24 | | | | 4.2.5 | USB Interrupt Enable Rising (0Dh-0Fh) | 24 | | | | 4.2.6 | USB Interrupt Enable Falling (10h-12h) | 25 | | | | 4.2.7 | USB Interrupt Status (13h) | | | | | | | | #### www.ti.com | | | 4.2.8 | USB Interrupt Latch (14h) | 25 | |---|------|---------|------------------------------------|----| | | | 4.2.9 | Debug (15h) | 25 | | | | 4.2.10 | Scratch Register (16-18h) | 25 | | 5 | DESI | GN GUII | DELINES | | | | 5.1 | Chip Co | nnection on PCB | 26 | | | | 5.1.1 | USB Connector Pins Connection | 26 | | | | 5.1.2 | Clock Connections | 27 | | | 5.2 | Clock S | ource Requirements | 28 | | | | 5.2.1 | Clock Source Selection Guide | 28 | | | | 5.2.2 | Oscillator | 29 | | | | 5.2.3 | Crystal | 29 | | 6 | ELEC | | SPECIFICATIONS | | | | 6.1 | ABSOL | UTE MAXIMUM RATINGS | 30 | | | 6.2 | RECOM | IMENDED OPERATING CONDITIONS | 30 | | | 6.3 | DC CHA | ARACTERISTICS FOR 1.8-V DIGITAL IO | 30 | | | 6.4 | DEVICE | POWER CONSUMPTION | 31 | | | 6.5 | AC Cha | racteristics | 31 | | | | 6.5.1 | Power Up and Reset Timing | 31 | | | | 6.5.2 | PIPE Transmit | 32 | | | | 6.5.3 | PIPE Receive | 32 | | | | 6.5.4 | ULPI Parameters | 33 | | | | 6.5.5 | ULPI Clock | 33 | | | | 6.5.6 | ULPI Transmit | 33 | | | | 6.5.7 | ULPI Receive Timing | 34 | | | | 6.5.8 | Power State Transition Time | | #### SLLSE16E-DECEMBER 2009-REVISED MAY 2011 # List of Figures | 1-1 | Typical Application | 8 | |-----|-----------------------------------------|----| | 1-2 | Functional Block Diagram | 9 | | 3-1 | Power Up Sequence | 18 | | 5-1 | Analog Pin Connections | 26 | | 5-2 | USB Standard-A Connector Pin Connection | 27 | | 5-3 | USB Standard-B Connector Pin Connection | 27 | | 5-4 | Typical Crystal Connections | 28 | | 6-1 | Power Up and Reset Timing | 31 | | 6-2 | PIPE Transmit Timing | 32 | | 6-3 | PIPE Receive Timing | 32 | | 6-4 | ULPI Transmit Timing | 34 | | 6-5 | ULPI Receive Timing | | | | | | # **List of Tables** | 2-1 | Configuration Pins | <u>10</u> | |------|-----------------------------------------------|-----------| | 2-2 | PIPE Signal Description | <u>10</u> | | 2-3 | ULPI Signal Description | <u>13</u> | | 2-4 | ULPI Synchronous and Low Power Mode Functions | <u>13</u> | | 2-5 | Clock Signal Name Description | <u>14</u> | | 2-6 | JTAG Signal Name Description | <u>14</u> | | 2-7 | Reset and Output Control Signal Description | <u>14</u> | | 2-8 | Strapping Options | <u>14</u> | | 2-9 | USB Interface Signal Name Descriptions | <u>15</u> | | 2-10 | Special Connect Signal Descriptions | <u>15</u> | | 2-11 | Power/Ground Signal Descriptions | <u>15</u> | | 3-1 | Pin States in Chip Reset | <u>17</u> | | 3-2 | Power States | <u>19</u> | | 3-3 | PIPE Control Pin Matrix | <u>19</u> | | 3-4 | RX_STATUS - SKP | <u>20</u> | | 3-5 | RX_STATUS - Receiver Detection | <u>20</u> | | 3-6 | 8b/10b Decode Errors | <u>21</u> | | 3-7 | Elastic Buffer Errors | <u>21</u> | | 3-8 | Disparity Errors | <u>21</u> | | 4-1 | Register Definitions | <u>22</u> | | 4-2 | Register Map | <u>22</u> | | 4-3 | Vendor ID and Product ID | <u>23</u> | | 4-4 | Function Control | <u>23</u> | | 4-5 | Interface Control | <u>24</u> | | 4-6 | OTG Control Register | <u>24</u> | | 4-7 | USB Interrupt Enable Rising | <u>24</u> | | 4-8 | USB Interrupt Enable Falling | <u>25</u> | | 4-9 | USB Interrupt Status | <u>25</u> | | 4-10 | USB Interrupt Latch | <u>25</u> | | 4-11 | Debug | <u>25</u> | | 4-12 | Scratch Register | <u>25</u> | | 5-1 | Oscillator Specification | <u>29</u> | | 5-2 | Oscillator Specification | <u>29</u> | | 6-1 | Power Up and Reset Timing | <u>32</u> | | 6-2 | PIPE Transmit Timing | <u>32</u> | | 6-3 | PIPE Receive Timing | <u>32</u> | | 6-4 | ULPI Parameters | <u>33</u> | | 6-5 | ULPI Clock Parameters | <u>33</u> | | 6-6 | ULPI Transmit Timing | <u>34</u> | | 6-7 | ULPI Transmit Timing | <u>34</u> | # **USB 3.0 Transceiver** Check for Samples: TUSB1310 #### 1 PRODUCT OVERVIEW #### 1.1 Features - Universal Serial Bus (USB) - Single Port 5.0-Gbps USB 3.0 Physical Layer Transceiver - One 5.0-Gbps SuperSpeed Conneciton - One 480-Mbps HS/FS/LS Connection - Fully Compliant with USB 3.0 Specification - Supports 3+ Meters USB 3.0 Cable Length - Fully Adaptive Equalizer to Optimize Receiver Sensitivity - PIPE to Link Layer Controller - Supports 16-Bit SDR Mode at 250 MHz - Compliant With PHY Interface for the USB Architectures (PIPE), Version 3.0 - ULPI to Link Layer Controller - Supports 8-Bit SDR Mode at 60 MHz - Supports Synchronous Mode and Low Power Mode - Compliant with UTMI+ Low Pin Interface (ULPI) Specification, Revision 1.1 - General Features - IEEE 1149.1 JTAG Support - IEEE 1149.6 JTAG support for the SuperSpeed Port - Operates on a Single Reference Clock Selectable from 20, 25, 30 or 40 MHz - 3.3-, 1.8-, and 1.1-V Supply Voltages - 1.8-V PIPE and ULPI I/O - Available in Lead-Free 175-Ball 12- x 12-nF BGA Package (175ZAY) #### 1.2 Target Applications - · Surveillance Cameras - Multimedia Handset - Smartphone - · Digital Still Camera - Portable Media Player - Personal Navigation Device - Audio Dock - Video IP Phone - Wireless IP Phone - Software Defined Radio Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### 1.3 Introduction The TUSB1310 is a single port, 5.0-Gbps USB 3.0 physical layer transceiver operating off of a single crystal or an external reference clock. The reference clock frequencies are selectable from 20, 25, 30, and 40 MHz. The TUSB1310 provides a clock to USB link layer controllers. The single reference clock allows the TUSB1310 to provide a cost effective USB 3.0 solution with few external components and a minimum implementation cost. Link controller interfaces to the TUSB1310 are via a PIPE (SuperSpeed) and a ULPI (USB2.0) interface. The 16-bit PIPE operates with a 250-MHz interface clock. The ULPI supports 8-bit operations with a 60-MHz interface clock. USB 3.0 reduces active power and idle power by improving power management. The PIPE interface controls the TUSB1310 low power states which minimizes power consumption. SuperSpeed USB leverages existing USB software infrastructure by keeping the existing software interfaces and software drivers. In addition the SuperSpeed USB retains backward compatibility at the Type-A connector with USB2.0 based PCs and with USB2.0 cables. Figure 1-1. Typical Application #### 1.4 Functional Block Diagram The USB physical layer handles the low level USB protocol and signaling. This includes data serialization and deserialization, 8b/10b encoding, analog buffers, elastic buffers and receiver detection. It shifts the clock domain of the data from the USB rate to one that is compatible with the link layer controller. The SuperSpeed USB contains SSTXP/SSTXN and SSRXP/SSRXP differential pairs and uses the PIPE to communicate with the link layer controller. The Non-SuperSpeed USB has a DP/DM differential pair and communicates with the link layer controller via the ULPI. The TUSB1310 reference clock is connected to an internal crystal oscillator, spread spectrum clock and PLL which provides clocks to all blocks and to the CLKOUT pin for the link layer controller. A JTAG interface is used for IEEE1149.1 and IEEE1149.6 boundary scan. Figure 1-2. Functional Block Diagram #### **2 PIN DESCRIPTIONS** | TYPE | DESCRIPTION | |--------|------------------------------| | I | Input | | 0 | Output | | I/O | Input/output | | PD, PU | Internal pull-down / pull-up | | S | Strapping pin | | Р | Power Supply | | G | Ground | # 2.1 Configuration Pins The configuration pins are not latched by RESETN. **Table 2-1. Configuration Pins** | SIGNAL NAME | TYPE | PIN NO. | MODE NAME | DESCRIPTION | | | |-------------|-------|---------|-----------|----------------------------------------------------|--|--| | PHY_MODE1 | I, PD | H12 | USB | Must be set to 0. Operates as USB 3.0 transceiver. | | | | PHY_MODE0 | I, PU | J12 | USB | Must be set to 1. Operates as USB 3.0 transceiver. | | | #### 2.2 PIPE The TUSB1310 supports 16-bit SDR mode with a 250-MHz clock. **Table 2-2. PIPE Signal Description** | SIGNAL NAME | TYPE | BALL NO. | DESCRIPTION | |-------------|------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TX_CLK | 1 | K1 | TX_DATA and TX_DATAK clock for source synchronous PIPE. This clock frequency is the same as PCLK frequency. The rising edge of the clock is the reference for all signals. | | TX_DATA15 | | G2 | | | TX_DATA14 | | H2 | | | TX_DATA13 | | H1 | | | TX_DATA12 | | J2 | | | TX_DATA11 | | L3 | | | TX_DATA10 | | L2 | | | TX_DATA9 | | M2 | | | TX_DATA8 | | M1 | Parallel USB SuperSpeed data input bus. | | TX_DATA7 | ı | N1 | The 16 bits represent 2 symbols of transmit data where TX_DATA7-0 is the first symbol to be transmitted, and TX_DATA15-8 is the second symbol. | | TX_DATA6 | | P1 | • | | TX_DATA5 | | N2 | | | TX_DATA4 | | P2 | | | TX_DATA3 | | N3 | | | TX_DATA2 | | P3 | | | TX_DATA1 | | N4 | | | TX_DATA0 | | P5 | | | TX_DATAK1 | | G1 | Data/Control for the symbols of transmit data. TX_DATAK0 corresponds to the low-byte of | | TX_DATAK0 | ı | J1 | TX_DATA, TX_DATAK1 to the upper byte. | | PCLK | 0 | A6 | Parallel interface data clock. All data movement across the parallel PIPE is synchronous to this clock. This clock operates at 250 MHz. The rising edge of the clock is the reference for all signals. | #### **Table 2-2. PIPE Signal Description (continued)** | RX_DATA15 RX_DATA14 | TYPE | BALL NO. | | | | DESCRIPTION | | | |---------------------|---------------|----------|----------------------------------------------------------------------------|-------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--|--| | RX_DATA14 | | | | | | | | | | _ | | B9 | | | | | | | | | | A9<br>A8 | | | | | | | | RX_DATA13 | | | | | | | | | | RX_DATA11 | | B8 | | | | | | | | RX_DATA11 | | B5 | | | | | | | | RX_DATA10 | | B4 | | | | | | | | RX_DATA9 | | A4 | Parallel LISI | 3 SunerSi | need data | output bus. | | | | RX_DATA8 | 0 | B3 | The 16 bits | represent | 2 symbol | s of receive data where RX_DATA7-0 is the first symbol | | | | RX_DATA? | | A3 | received, ar | nd RX_DA | TA15-8 is | s the second. | | | | RX_DATA6 | | A2 | | | | | | | | RX_DATA5 | | B1 | | | | | | | | RX_DATA4 | | C2 | | | | | | | | RX_DATA3 | | C1 | | | | | | | | RX_DATA2 | | D1 | | | | | | | | RX_DATA1 | | D2 | | | | | | | | RX_DATA0 | | E2 | | | | | | | | RX_DATAK1 | 0 | B7 | | | | receive data. RX_DATAK0 corresponds to the low-byte of upper byte. A value of zero indicates a data byte; a value | | | | RX_DATAK0 | U | A7 | of 1 indicate | | | upper byte. A value of zero indicates a data byte, a value | | | | RX_VALID | 0 | F1 | Active High. Indicates symbol lock and valid data on RX_DATA and RX_DATAK. | | | | | | | CONTROL AND STATUS | S SIGNAL | .S | | | | | | | | PHY_RESETN | I, PU | J3 | Active Low. | Resets th | ne transmi | tter and receiver. This signal is asynchronous. | | | | TX_DETRX_LPBK | I, PD | M6 | Active High. loopback. | . Used to | tell the PF | HY to begin a receiver detection operation or to begin | | | | TX_ELECIDLE | I | K3 | Active High. | . Forces T | X output | to electrical idle depending on the power state. | | | | RX_ELECIDLE | S, I/O,<br>PD | F3 | Active High. LFPS. | . While de | -asserted | with the PHY in P0, P1, P2, or P3, indicates detection of | | | | RX_STATUS2 | _ | C7 | Encodes red | ceiver stat | tus and er | ror codes for the received data stream when receiving | | | | RX_STATUS1 | 0 | C6 | BIT 2 | BIT 1 | BIT 0 | DESCRIPTION | | | | RX_STATUS0 | | C5 | 0 | 0 | 0 | Received data OK | | | | | | | 0 | 0 | 1 | 1 SKP ordered set added | | | | | | | 0 | 1 | 0 | 1 SKP ordered set removed | | | | | | | 0 | 1 | 1 | Receiver detected | | | | | | | 1 | 0 | 0 | 8B/10B decode error | | | | | | | 1 | 0 | 1 | Elastic buffer overflow | | | | | | | 1 | 1 | 0 | Elastic buffer underflow. This error code is not used if the elasticity buffer is operating in the nominal buffer empty mode. | | | | | | | 1 | 1 | 1 | Receive disparity error | | | | POWER_DOWN1 | | G3 | Power up a | nd down t | he transce | eiver power states. | | | | POWER_DOWN0 | I | H3 | BIT 1 | BIT 0 | | DESCRIPTION | | | | | | | 0 | 0 | P0, norn | nal operation | | | | | | | 0 | 1 | P1, low | recovery time latency, power saving state | | | | | | | 1 | 0 | | er recovery time latency, low power state | | | | | | | 1 | 1 | | est power state | | | | | | | + | | · · · · · · · · · · · · · · · · · · · | P0, the signaling is asynchronous. | | | Submit Documentation Feedback Product Folder Link(s): TUSB1310 # Table 2-2. PIPE Signal Description (continued) | SIGNAL NAME | TYPE | BALL NO. | | | - | DESCRI | • | | | | |------------------------------------------|---------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|--------------------------------|--------------------------------------------|--|--|--| | PHY_STATUS | S, I/O,<br>PD | E3 | Active High. Used to communicate completion of several PHY func-tions including power management state transitions, rate change, and receiver detection. When this signal transitions during entry and exit from P3 and PCLK is not running, then the signaling is asynchronous. | | | | | | | | | PWRPRESENT | 0 | H11 | Indicates the presence of VBUS | | | | | | | | | <b>CONFIGURATION PIL</b> | NS | | | | | | | | | | | TX_ONESZEROS | I, PD | M4 | Active High. Used only when transmitting USB compliance pat-terns CP7 or CP8. Causes the transmitter to transmit an alternating sequence of 50 - 250 ones and 50 - 250 zeros – regardless of the state of the TX_DATA interface. | | | | | | | | | TX_DEEMPH1 | I, PD, PU | K11 | | | | s. When the MA<br>thin 128 ns. | AC changes, the TUSB1310 starts to | | | | | TX_DEEMPH0 | | L11 | BIT 1 | BIT 0 | | | DESCRIPTION | | | | | | | | 0 | 0 | -6 dB de | -emphasis | | | | | | | | | 0 | 1 | -3.5 dB c | le-emphasis | | | | | | | | | 1 | 0 | No de-er | nphasis | | | | | | | | | 1 | 1 | Reserve | d | | | | | | TX_MARGIN2 | | M11 | Selects tran | smitter vo | ltage leve | ls | 1 | | | | | TX_MARGIN1 | I, PD | M10 | BIT 2 | BIT 1 | BIT 0 | TX_SWING | DESCRIPTION | | | | | TX_MARGIN0 | 1,10 | M9 | 0 | 0 | 0 | 0 | Normal operating range<br>800 mV - 1200 mV | | | | | | | | 0 | 0 | 0 | 1 | Normal operating range<br>400 mV - 700 mV | | | | | | | | 0 | 0 | | 0 | 800 mV - 1200 mV | | | | | | | | 0 | 0 | 1 | 1 | 400 mV - 700 mV | | | | | | | | | 4 | 0 | 0 | 700 mV - 900 mV | | | | | | | | 0 | 1 | 0 | 1 | 300 mV - 500 mV | | | | | | | | 0 | 4 | 4 | 0 | 400 mV - 600 mV | | | | | | | | 0 | 1 | 1 | 1 | 200 mV - 400 mV | | | | | | | | 1 | D l | | 0 | 200 mV - 400 mV | | | | | | | | 1 | Don' | t care | 1 | 100 mV - 200 mV | | | | | TX_SWING | I, PD | M5 | Controls tra<br>0 Full sw<br>1 Half sv | ring | oltage swi | ng level | | | | | | RX_POLARITY | I, PD | C8 | Active High. Tells PHY to do a polarity inversion on the received data. Inverted data show up on RX_DATA15-0 within 20 PCLK clocks after RX_POLARITY is asserted. 0 PHY does no polarity inversion. 1 PHY does polarity inversion. | | | | | | | | | RX_TERMINATION | I, PD | D3 | Controls presence of receiver terminations 0 Terminations removed 1 Terminations present | | | | | | | | | RATE | I, PU | L6 | Controls the link signaling rate The RATE is always 1. | | | | | | | | | Selects elasticity buffer operating mode | | | | | | | | | | | | ELAS_BUF_MODE | | | | | | | | | | | | - <u>-</u> - <del>-</del> | , | ÷ <del>*</del> | | | uffer mod | | | | | | #### 2.3 ULPI The ULPI (ultra low pin count interface) is a low pin count USB PHY to a link layer controller interface. The ULPI consists of the interface and the ULPI registers. The TUSB1310 is always the master of the ULPI bus. **Table 2-3. ULPI Signal Description** | SIGNAL NAME | TYPE | BALL NO. | DESCRIPTION | | | | | |-------------|------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | ULPI_CLK | 0 | P11 | 60-MHz interface clock. All ULPI signals are synchronous to ULPI_CLK. The ULPI_CLK is always a 60-MHz output of the TUSB1310. In low power mode, the ULPI_CLK is not driven. | | | | | | ULPI_DATA7 | | N6 | | | | | | | ULPI_DATA6 | | P6 | | | | | | | ULPI_DATA5 | | N7 | | | | | | | ULPI_DATA4 | C 1/O DD | P7 | Data bus. Driven to 00h by the Link when the ULPI bus is idle. | | | | | | ULPI_DATA3 | S, I/O, PD | N8 | 8-bit data timed on rising edge of ULPI_CLK | | | | | | ULPI_DATA2 | | P8 | | | | | | | ULPI_DATA1 | | P9 | | | | | | | ULPI_DATA0 | | N9 | | | | | | | | | | Controls the direction of the ULPI_DATA bus | | | | | | ULPI_DIR | OIR O M7 | | 0 ULPI_DATA lines are inputs | | | | | | | | | 1 ULPI_DATA lines are outputs | | | | | | ULPI_STP | S, I, PU | M8 | Active High. The Link must assert ULPI_STP to signal the end of a USB transmit packet or a register write operation. The ULPI_STP signal must be asserted in the cycle after the last data byte is presented on the bus. The ULPI_STP has an internal weak pull-up to safeguard against false commands on the ULPI_DATA lines. | | | | | | ULPI_NXT | 0 | N11 | Active High. The PHY asserts ULPI_NXT to throttle all data types, except register read data and the RX CMD. The PHY also asserts ULPI_NXT and ULPI_DIR simultaneously to indicate USB receive activity, if ULPI_DIR was previously low. The PHY is not allowed to assert ULPI_NXT during the first cycle of the TX CMD driven by the Link. | | | | | #### 2.3.1 ULPI Modes The TUSB1310 supports synchronous mode and low power mode. The default mode is synchronous mode. The synchronous mode is a normal operation mode. The ULPI\_DATA are synchronous to ULPI\_CLK. The low power mode is used during power down and no ULPI\_CLK. The TUSB1310 sets ULPI\_DIR to output and drives LineState signals and interrupts. Table 2-4. ULPI Synchronous and Low Power Mode Functions | SYNCHRONOUS | LOW POWER | |-----------------|------------------------| | ULPI_CLK(OUT) | | | ULPI_DATA7(I/O) | | | ULPI_DATA6(I/O) | | | ULPI_DATA5(I/O) | | | ULPI_DATA4{I/O} | | | ULPI_DATA3(I/O) | ULPI_INT (OUT) | | ULPI_DATA2(I/O) | | | ULPI_DATA1(I/O) | ULPI_LINESTATE1(OUT) | | ULPI_DATA0(I/O) | ULPI_LINE_STATE0 (OUT) | | ULPI_DIR(OUT) | | | ULPI_STP(IN) | | | ULPI_NXT(OUT) | | #### 2.4 Clocking #### **Table 2-5. Clock Signal Name Description** | SIGNAL NAME | TYPE | BALL NO. | DESCRIPTION | |-------------|------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | XI | I | A12 | Crystal Input. This pin is the clock reference input for the TUSB1310. The TUSB1310 supports either a crystal unit, or a 1.8-V clock input. Frequencies supported are 20, 25, 30, or 40 MHz. | | XO | 0 | A11 | Crystal output. If a 1.8-V clock input is connected to XI, XO must be left open. | | CLKOUT | 0 | D10 | OOBCLK is driven in U3 mode. | #### 2.5 JTAG Interface The JTAG Interface is used for board-level boundary scan. All digital IO support IEEE1149.1 boundary scan and SuperSpeed differential pairs support IEEE1149.6 boundary scan. Table 2-6. JTAG Signal Name Description | SIGNAL NAME | TYPE | BALL NO. | DESCRIPTION | | |-------------|-------|----------|-------------------------------------------|--| | JTAG_TCK | I, PU | G11 | JTAG test clock | | | JTAG_TMS | I, PU | D11 | JTAG test mode select | | | JTAG_TDI | I, PU | E11 | JTAG test data input | | | JTAG_TRSTN | I, PD | E12 | JTAG test asynchronous reset. Active Low. | | | JTAG_TDO | 0 | F11 | JTAG test data output | | #### 2.6 Reset and Output Control Interface Table 2-7. Reset and Output Control Signal Description | SIGNAL NAME | TYPE | BALL NO. | DESCRIPTION | | |-------------|------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | RESETN | I | J11 | Active Low. Resets the transmitter and receiver. This signal is asynchronous. | | | OUT_ENABLE | I | L10 | Active High. This can be connected to a 1.8-V power on reset signal on the PCB in order to avoid static current and signal contention during power up. 0: Disable all driver outputs while IO powers are supplied, but internal control circuit powers are not present during power up. 1: Enable all driver outputs during normal operation. | | #### 2.7 Strap Options Strapping pins are latched by reset de-assertion in the TUSB1310. **Table 2-8. Strapping Options** | SIGNAL NAME | TYPE | BALL NO. | DESCRIPTION | | |----------------------------|------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | XTAL_DIS<br>(RX_ELECIDLE) | S, I/O, PD | F3 | Selects an input clock source 0 Crystal Input 1 Clock Input | | | PIPE_16BIT<br>(PHY_STATUS) | S, I/O, PD | E3 | Selects PIPE 0 16-bit PIPE SDR mode Must be 0 at reset. | | | ISO_START<br>(ULPI_DATA7) | S, I/O, PD | N6 | Active High. Puts PIPE into isolate mode. When in the isolate mode, TUSB1310 does not respond to packet data present at TX_DATA15-0, TXDATAK1-0 inputs and presents a high imped-ance on the PCLK, RX_DATA15-0, RX_DATAK1-0, RX_VALID outputs. When in the isolate mode, the TUSB1310 will continue to respond to ULPI. Once the isolate mode bit in ULPI register is cleared, the USB interfaces will start transmitting packet data on TX_DATA15-0 and driving PCLK, RX_DATA15-0, RX_DATA1-0, and RX_VALID. | | #### **Table 2-8. Strapping Options (continued)** | SIGNAL NAME | TYPE | BALL NO. | DESCRIPTION | | |----------------------------|------------|----------|---------------------------------------------------------------|--| | | | | Selects ULPI data bus bit width | | | ULPI_8BIT<br>(ULPI_DATA6) | S, I/O, PD | P6 | 0 8-bit ULPI SDR mode | | | (OLI I_D/(I/(O) | | | Must be set to 0. | | | | | | Select input reference clock frequency for on-chip oscillator | | | REFCLKSEL1, | | N7<br>P7 | 00 20 MHz on XI | | | REFCLKSEL0<br>(ULPI DATA5, | S, I/O, PD | | 01 25 MHz on XI | | | ULPI_DATA4) | | | 10 30 MHz on XI | | | | | | 11 40 MHz on XI | | #### 2.8 USB Interfaces #### Table 2-9. USB Interface Signal Name Descriptions | SIGNAL NAME | TYPE | BALL NO. | DESCRIPTION | | |-------------|------|----------|-------------------------------------------------------------|--| | SSTXP | 0 | H14 | UCD Consecuted transmitter differential pair | | | SSTXM | 0 | J14 | JSB SuperSpeed transmitter differential pair | | | SSRXP | | E14 | UCD Congressed receiver differential pair | | | SSRXM | ı | F14 | USB SuperSpeed receiver differential pair | | | DP | 1/0 | P14 | LICE and Compact differential pair | | | DM | I/O | P13 | USB non-SuperSpeed differential pair | | | VBUS | I | N12 | USB VBUS pin Connected through an external voltage divider. | | # 2.9 Special Connect #### **Table 2-10. Special Connect Signal Descriptions** | SIGNAL NAME | TYPE | BALL NO. | DESCRIPTION | | | |-------------|------|----------|----------------------------------------------------------------------------------------------------------|--|--| | R1EXT | 0 | L14 | High precision external resistor used for calibration. The R1 value shall be 10 k $\Omega$ ±1% accuracy. | | | | R1EXTRTN | I | L13 | R1 ground reference. This pin is not connected to board ground. | | | | CEXT | 0 | M14 | Connected to an external 4.7-nF capacitor | | | | CEXTSS | 0 | A14 | Connected to an external 4.7-nF capacitor | | | | | I/O | D6 | | | | | | | D5 | | | | | DC//D | | C13 | Must be left and | | | | RSVD | | C14 | Must be left open. | | | | | | K4 | | | | | | | J4 | | | | #### 2.10 Power and Ground # Table 2-11. Power/Ground Signal Descriptions | SIGNAL NAME | TYPE | BALL NO. | DESCRIPTION | |-------------|------|----------|---------------------------| | VDDA3P3 | Р | P12 | Analog 3.3-V power supply | | | | N14 | | | VDDA1P8 | Р | A13 | Analog 1.8-V power supply | | | | C10 | | # Table 2-11. Power/Ground Signal Descriptions (continued) | SIGNAL NAME | TYPE | BALI | L NO. | DESCRIPTION | |-------------|------|----------------|-------|-----------------------------------------------------------------------------------------------------| | | | C | 12 | | | | | K. | 14 | | | \/DD44D4 | _ | G | 13 | | | VDDA1P1 | Р | G14 | | Analog 1.1-V power supply | | | | D14 | | | | | | C. | 11 | | | | | B2 | C3 | | | | | D4 | D7 | | | | | D8 | D9 | | | | _ | E4 | F4 | | | VDD1P8 | Р | G4 | H4 | Digital IO 1.8-V power supply | | | | L5 | L4 | | | | | МЗ | L7 | | | | | L8 | L9 | | | | | A5 | A10 | | | | | В6 | B10 | | | | | E1 | F2 | | | | _ | K2 | L1 | | | VDD1P1 | Р | N5 | P4 | Digital 1.1-V power supply | | | | N10 | P10 | | | | | K13 | D13 | | | | | C4 | | | | | | B14 | B13 | | | | | J13 | H13 | | | | | F13 | | | | | | K12 | L12 | | | VSSA | G | G12 | | Analog ground | | | | D12 | | | | | | N13 | | | | | | M12 | | | | | | M13 | | | | | | | | Oscillator ground | | VSSOSC | G | B <sup>,</sup> | 12 | If using a crystal, this should not be connected to PCB ground plane. See Chapter 5 for guidelines. | | | | | | If using an oscillator, this should be connected to PCB ground. | | | | F6 | F7 | | | | | F8 | F9 | | | | | G6 | G7 | | | | | G8 | G9 | | | VSS | G | J6 | J7 | Digital ground | | | | H6 | H7 | | | | | Н8 | H9 | | | | | J8 | J9 | | | | | B11 | F12 | | #### 3 FUNCTIONAL DESCRIPTION #### 3.1 Power On and Reset The TUSB1310 has two hardware reset pins, a chip reset RESETN and a logic reset PHY\_RESETN. The RESETN is used only at Power On. The PHY\_RESETN can be used as a functional reset. The ULPI register also has a software reset. Until all power sources are supplied, the OUT\_ENABLE pin can control the output driver enable. After all power sources are supplied, the chip reset RESETN and a ULPI soft reset will be asserted by the link layer. The power up sequence is described in section 3.1.4. #### 3.1.1 RESETN and PHY\_RESETN – Hardware Reset The RESETN sets all internal states to initial values. The link layer needs to hold the PHY in reset via the RESETN until all power sources and the reference clock to the TUSB1310 are stable. All pins used for strapping options must be set before RESETN de-assertion. All strapping option pins have internal pull-up or pull-down to set default values, but if any non-default values are desired, they need to be controlled externally by the link layer controller. PIPE CONTROL STATE **VALUE PIN NAME** TX\_DETRX\_LPBK 0 Inactive TX ELECIDLE Active 1 TX\_COMPLIANCE Inactive 0 RX\_POLARITY Inactive 0 POWER DOWN U2 10b TX\_MARGIN2-0 Normal operating range 000b TX\_DEEMP -3.5 dB 1 RATE 5.0 Gbps 1 TX\_SWING Full swing or half swing 0 or 1 **RX TERMINATION** Appropriate state 0 or 1 Table 3-1. Pin States in Chip Reset #### 3.1.2 ULPI Reset – Software Reset After power-up, the link layer controller must set the Reset bit in ULPI register. It resets the core but does not reset the ULPI interface or the ULPI registers. During the ULPI reset, the ULPI\_DIR is de-asserted. After the reset, the ULPI\_DIR is asserted again and the TUSB1310 sends an RX CMD update to the link layer. During the reset, the link should ignore signals on the ULPI\_DATA7-0 and must not access the TUSB1310. #### 3.1.3 OUT ENABLE - Output Enable Digital IO buffers use two power supplies, core VDD1P1 and IO VDD1P8. During power up, OUT\_ENABLE must be asserted low for proper operation. #### 3.1.4 Power Up Sequence The power up sequence is shown in Figure 3-1. Figure 3-1. Power Up Sequence After proper power supply sequencing, the reference clock on XI starts to operate. On the RESETN de-assertion, REFCLKSEL1-0 is determined depending on the PHY\_MODE pins, PLL is locked and the valid ULPI\_CLK and the valid PCLK are driven. After all stable clocks are provided, the TUSB1310 allows the link layer controller to access by de-asserting the ULPI\_DIR. The link layer controller sets the Reset bit in the ULPI register. At the PIPE in-terface, the PHY\_STATUS changes from high to low in order to indicate the TUSB1310 is in the power state specified by the POWER\_DOWN signal. After the PHY\_STATUS change, the TUSB1310 is ready for PIPE transactions. #### 3.2 Clocks #### 3.2.1 Clock Distribution A source clock should be provided via XI/XO from an external crystal or from a square wave clock. The USB3.0 PLL provides a clock to the PIPE which drives 250 MHz. The USB2.0 PLL provides a 60-MHz clock to the ULPI. #### 3.2.2 Output Clock The CLKOUT is used by the link layer controller or the MAC. When ClkoutEn bit at the ULPI SS USB register is set low, a 120-MHz clock is available via the CLKOUT only in the USB U3 power state. If the ClkoutEn bit is set high, the 250-MHz clock is driven via CLKOUT in all power states. ## 3.3 Power Management The SuperSpeed USB power state transition is controlled by the PIPE POWER\_DOWN1-0 and the non-SuperSpeed USB power state is transitioned by setting suspendM bit in the ULPI Function control register via the ULPI or by asserting the ULPI STP. #### 3.3.1 USB Power Management The USB 3.0 specification improves power consumption by defining 4 power states, U0, U1, U2, and U3 while the PIPE specification defines P0, P1, P2 and P3. The POWER\_DOWN pin states are mapped to LTSSM states as described in Table 2-10. For all power state transitions, the link layer controller must not begin any operational sequences or further power state transitions until the TUSB1310 has indicated that the internal state transition is completed. Table 3-2. Power States | PIPE<br>POWER<br>STATE | USB POWER<br>STATE | PCLK | PLL | TRANSMITTING | RECEIVING | PHY_STATUS | |------------------------|------------------------------|-------------------------------------------------------|-----|--------------------------|----------------|--------------------------------------------------------------------------------------------------------| | P0 | U0, all other LTSSM states | On | On | Active or Idle or LFPS | Active or Idle | A single cycle assertion | | P1 | U1 | On | On | Idle or LFPS | ldle | A single cycle assertion | | P2 | U2, RxDetect,<br>SS.Inactive | On | On | Idle or LFPS or RxDetect | Idle | A single cycle assertion | | Р3 | U3, SS.disabled | Off. The<br>PIPE is in<br>an<br>asynchrono<br>us mode | Off | LFPS or RxDetect | ldle | PHY_STATUS is<br>asserted before<br>PCLK is turned off<br>and deasserted<br>when PCLK is fully<br>off. | When the link layer controller wants to transmit LFPS in P1, P2, or P3 state, it must de-assert TX\_ELECIDLE. The TUSB1310 generates valid LFPS until the TX\_ELECIDLE is asserted. The link layer controller must assert TX\_ELECIDLE before transitioning to P0. When RX\_ELECIDLE is de-asserted in P0, P1, P2, or P3, the TUSB1310 receiver monitors for LFPS except during reset or when RX\_TERMINATION is removed for electrical idle. When the TUSB1310 is in P0 and is actively transmitting; only RX POLARITY can be asserted. Table 3-3. PIPE Control Pin Matrix | POWER STATE | TX_DETRX_LPBK | TX_ELECIDLE | DESCRIPTION | |-------------|---------------|-------------|---------------------------------------------| | | 0 | 0 | Transmitting data on TX_DATA | | P0 | 0 | 1 | Not transmitting and is in electrical idle. | | P0 | 1 | 0 | Goes into loopback mode | | | 1 | 1 | Transmits LFPS signaling | | P1 | Don't care | 0 | Transmits LFPS signaling | | PI | | 1 | Not transmitting and is in electrical idle. | | | Don't care | 0 | Transmits LFPS signaling | | P2 | 0 | 1 | Idle | | | 1 | 1 | Does a receiver detection operation | | P3 | Don't care | 0 | Transmits LFPS signaling | | rs | Don't care | 1 | Does a receiver detection operation | #### 3.4 Receiver Status The TUSB1310 has an elastic buffer for clock tolerance compensation, the link partner detection, and some received data error detections. The receive data status from SSRXP/SSRXN differential pair presents on RX\_STATUS2-0. If an error occurs during a SKP ordered set, the error signaling has precedence. If more than one error occurs on a received byte, the errors have the priority below. - 1. 8B/10B decode error - 2. Elastic buffer overflow FUNCTIONAL DESCRIPTION - 3. Elastic buffer underflow (can not occur in nominal empty buffer model) - 4. Disparity error #### 3.4.1 Clock Tolerance Compensation The receiver contains an elastic buffer used to compensate for differences in frequencies between bit rates at the two ends of a link. The elastic buffer must be capable of holding enough symbols to handle worst case differences in frequency and worst case intervals between SKP ordered sets. A SKP order set is a set of symbols transmitted as a group. The SKP ordered sets allows the receiver to adjust the data stream being received to prevent the elastic buffer from either overflowing or under-flowing due to any clock tolerance differences. The TUSB1310 supports two models, nominal half full buffer model and nominal empty buffer mode. For the nominal half full buffer model, the TUSB1310 monitors the receive data stream. When a Skip ordered set is received, the TUSB1310 adds or removes one SKP order set from each SKP to manage its elastic buffer to keep the buffer as close to half full as possible. Only full SKP ordered sets are added or removed. When a SKP order set is added, the TUSB1310 asserts an "Add SKP" code (001b) on the RX\_STATUS for one clock cycle. When a SKP order set is removed, the RX\_STATUS is has a "Remove SHP" code (010b). For the nominal empty buffer model the TUSB1310 attempts to keep the elasticity buffer as close to empty as possible. When no SKP ordered sets have been received, the TUSB1310 will be required to insert SKP ordered sets into the received data stream. Table 3-4. RX STATUS - SKP | RX_STATUS2-0 | SKP ADDITION or REMOVAL | LENGTH | |--------------|---------------------------|-----------------| | 001b | 1 SKP ordered set added | One cleak avale | | 010b | 1 SKP ordered set removed | One clock cycle | #### 3.4.2 Receiver Detection TX\_DETRX\_LPBK starts a receiver detection operation to determine if there is a receiver at the other end of the link. When the receiver detect sequence completes, the PHY\_STATUS is asserted for one clock and drives the RX\_STATUS signals to the appropriate code. Once the TX\_DETRX\_LPBK signal is asserted, the link layer controller must leave the signal asserted until the PHY\_STATUS pulse. When receiver detection is performed in P3, the PHY\_STATUS shows the appropriate receiver detect value until the TX\_DETRX\_LPBK is de-asserted. Table 3-5. RX STATUS - Receiver Detection | RX_STATUS2-0 | DETECTED CONDITION | LENGTH | |--------------|----------------------|-----------------| | 000b | Receiver not present | One cleak avale | | 011b | Receiver present | One clock cycle | #### 3.4.3 8b/10b Decode Errors When the TUSB1310 detects an 8b/10b decode error, it will assert an EDB (0xFE) symbol in the data on the RX\_DATA where the bad byte occurred. In the same clock cycle that the EDB symbol is asserted on the RX\_DATA, the 8b/10b decode error code (100b) will be asserted on the RX\_STATUS. 8b/10b decoding error has priority over all other receiver error codes and could mask out a disparity error occurring on the other byte of data being clocked onto the RX\_DATA with the EDB symbol. #### Table 3-6. 8b/10b Decode Errors | RX_STATUS2-0 | DETECTED ERROR | LENGTH | |--------------|---------------------|---------------------------------------------------------------------| | 100b | 8B/10B decode error | Clock cycles during the effected byte is transferred on RX_DATA15-0 | #### 3.4.4 Elastic Buffer Errors When the elastic buffer overflows, data is lost during the reception of the data. The elastic buffer overflow error code (101b) will be asserted on the RX\_STATUS on the PCLK cycle the omitted data would have been asserted. The data asserted on the RX\_DATA is still valid data, the elastic buffer overflow error code on the RX\_STATUS just marks a discontinuity point in the data stream being received. When the elastic buffer underflows, EDB (0xFE) symbols are inserted into the data stream on the RX\_DATA to fill the holes created by the gaps between valid data. For every PCLK cycle a EDB symbol is asserted on the RX\_DATA, an elastic buffer underflow error code (111b) is asserted on the RX\_STATUS. In nominal empty buffer mode, SKP ordered sets are transferred on RX\_DATA and the underflow is not signaled. **Table 3-7. Elastic Buffer Errors** | RX_STATUS2-0 | DETECTED ERROR | LENGTH | |--------------|--------------------------|------------------------------------------------------------| | 101b | Elastic buffer overflow | Clock cycles the omitted data would have appeared | | 110b | Elastic buffer underflow | Clock cycles during the EDB symbol presence on RX_DATA15-0 | #### 3.4.5 Disparity Errors When the TUSB1310 detects a disparity error, it will assert a disparity error code (111b) on the RX\_STATUS in the same PCLK cycle it asserts the erroneous data on the RX\_DATA. The disparity code does not discern which byte on the RX\_DATA is the erroneous data. **Table 3-8. Disparity Errors** | RX_STATUS2-0 | DETECTED ERROR | LENGTH | |--------------|-----------------|----------------------------------------------------------------------| | 111b | Disparity error | Clock cycles during the ef-fected byte is transferred on RX_DATA15-0 | #### 3.5 Loopback The TUSB1310 begins an internal loopback operation from SSRXP/SSRXN differential pairs to SSTXP/SSTXN differential pairs when the TX\_DETRX\_LPBK is asserted while holding TX\_ELECIDLE de-asserted. The TUSB1310 will stop transmitting data to the SSTXP/SSTXN signaling pair from the TX\_DATA and begin transmitting on the SSTXP/SSTXN signaling pair the data received at the SSRXP/SSRXN signaling pair. This data is not routed through the 8b/10b coding/encoding paths. While in the loopback operation, the received data is still sent to the RX\_DATA. The data sent to the RX\_DATA is routed through the 10b/8b decoder. The TX\_DETRX\_LPBK de-assertion will terminate the loopback operation and return to transmitting TX\_DATA over the SSTXP/SSTXN signaling pair. The TUSB1310 only transitions out of loopback on detection of LFPS signaling by transitioning to P2 state and starting the LFPS handshake. #### 4 REGISTERS #### 4.1 Register Definitions **Table 4-1. Register Definitions** | ACCESS CODE | EXPANDED NAME | DESCRIPTION | |-------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------| | Rd | Read | Register can be read. Read only if this is the only mode given. | | Wr | Write | Pattern on the data bus will be written over all bits of the register. | | S | Set | Pattern on the data bus is OR'ed with and written into the register. | | С | Clear | Pattern on the data bus is a mask. If a bit in the mask is set, then the corresponding register bit will be set to zero(cleared). | # 4.2 Register Map The TUSB1310 contains the ULPI registers consisting of an immediate register set and an extended register set. Table 4-2. Register Map | DECICTED NAME | | ADDRESS ( | 6 BITS) | | |------------------------------|---------|-----------|---------|-----| | REGISTER NAME | Rd | Wr | Set | Clr | | IMMEDIATE REGISTER SET | | | | * | | Vendor ID low | 00h | | | | | Vendor ID high | 01h | | | | | Product ID low | 02h | | | | | Product ID high | 03h | | | | | Function control | 04h-06h | 04h | 05h | 06h | | Interface control | 07h-09h | 07h | 08h | 09h | | OTG Control | 0Ah-0Ch | 0Ah | 0Bh | 0Ch | | USB Interrupt Enable Rising | 0Dh-0Fh | 0Dh | 0Eh | 0Fh | | USB Interrupt Enable Falling | 10h-12h | 10h | 11h | 12h | | USB Interrupt Status | 13h | 13h | | | | USB Interrupt Latch | 14h | 14h | | | | Debug | 15h | | | | | Scratch register | 16h-18h | 16h | 17h | 18h | | Reserved | 19h-2Eh | | | | # 4.2.1 Vendor ID and Product ID (00h-03h) #### Table 4-3. Vendor ID and Product ID | ADDRESS | BITS | NAME | ACCESS | RESET | DESCRIPTION | |---------|------|-----------------|--------|-------|--------------------------------------------| | 00h | 7:00 | Vendor ID low | Rd | 51h | Lower byte of vendor ID supplied by USB-IF | | 01h | 7:00 | Vendor ID high | Rd | 04h | Upper byte of vendor ID supplied by USB-IF | | 02h | 7:00 | Product ID low | Rd | 10h | Lower byte of vendor ID supplied by vendor | | 03h | 7:00 | Product ID high | Rd | 13h | Upper byte of vendor ID supplied by vendor | # 4.2.2 Function Control (04h-06h) Address: 04h-06h (Read), 04h (Write), 05h (Set), 06h (Clear) #### **Table 4-4. Function Control** | BITS | NAME | ACCESS | RESET | DESCRIPTION | |------|------------|-----------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | Selects the required transceiver speed | | | | | | 00b : Enable HS transceiver | | | | | | 01b: Enable FS transceiver | | 1:00 | XcvrSelect | Rd/Wr/S/C | 1h | 10b: Enable LS transceiver | | | | | | 11b: Enable FS transceiver for LS packets | | | | | | (FS preamble is automatically pre-pended) | | 2 | TermSelect | Rd/Wr/S/C | 0 | Controls the internal 1.5-k $\Omega$ pullup resister and 45- $\Omega$ HS terminations. Control over bus resistors changes depending on XcvrSelect, OpMode, DpPulldown and DmPulldown. Since low speed peripherals never support full speed or hi-speed, providing the 1.5 k $\Omega$ on DM for low speed is optional. | | | OpMode | Rd/Wr/S/C | 0 | Selects the required bit encoding style during transmit | | | | | | 00 : Normal operation | | 4:03 | | | | 01: Non-driving | | | | | | 10: Disable bit-stuff and NRZI encoding | | | | | | 11: Do not automatically add SYNC and EOP when transmitting. Must be used only for HS packets. | | 5 | Reset | Rd/Wr/S/C | | Active High transceiver reset. After the Link sets this bit, the TUSB1310 must assert the ULPI_DIR and reset the ULPI. When the reset is completed, the PHY de-asserts the ULPI_DIR and automatically clears this bit. After de-asserting the ULPI_DIR, the PHY must re-assert the ULPI_DIR and send an RX CMD update on the link layer controller. The link layer controller must wait for the ULPI_DIR to de-assert before using the ULPI bus. Does not reset the ULPI or ULPI register set. | | 6 | SuspendM | Rd/Wr/S/C | 1h | Active low PHY suspend. Put the TUSB1310 into low power mode. The PHY can power down all blocks except the full speed receiver, OTG comparators, and the ULPI pins. The PHY must automatically set this bit to '1' when low power mode is exited. 0: Low power mode 1: Powered | | 7 | Reserved | Rd | 0 | Reserved | | • | | | 1 - | | # 4.2.3 Interface Control (07h-09h) Address: 07-09h (Read), 07h (Write), 08h (Set), 09h (Clear) #### **Table 4-5. Interface Control** | BITS | NAME | ACCESS | RESET | DESCRIPTION | |------|---------------------------|-----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Reserved | Rd | 0b | Reserved, only write a 0 to this bit. | | 1 | Reserved | Rd | 0b | Reserved, only write a 0 to this bit. | | 2 | Reserved | Rd | 0h | Reserved | | 3 | ClockSuspendM | Rd/Wr/S/C | 0b | Active low clock suspend. Valid only in serial mode. Powers down the internal clock circuitry only. Valid only when SuspendM = 1. The TUSB1310 must ignore ClockSuspend when SuspendM = 0. By default, the clock will not be powered in serial mode. 0 : Clock will not be powered in serial mode 1 : Clock will be powered in serial mode | | 6:04 | Reserved | Rd | 0h | Reserved | | 7 | Interface protect disable | Rd/Wr/S/C | 0 | Controls internal pullups and pulldowns on the ULPI_STP and the ULPI_DATA for protecting the ULPI when the link layer controller tri-states the signals. 0 enables the pullup and pulldown 1 disables the pullup and pulldown | #### 4.2.4 OTG Control Address: 0Ah-0Ch (Read), 0Ah (Write), 0Bh (Set), 0Ch (Clear). Controls UTMI+ OTG functions of the PHY. Table 4-6. OTG Control Register | BITS | NAME | ACCESS | RESET | DESCRIPTION | |------|------------|-----------|-------|---------------------------------------------------------------------------------------------------------------------------| | 0 | Reserved | Rd | 0b | This bit is not implemented and returns a 0b when read. | | 1 | DpPulldown | Rd/Wr/S/C | 1b | Enables the 15-kΩ pull-down resistor on D+. 0 Pull-down resistor not connected to D+ 1 Pull-down resistor connected to D+ | | 2 | DmPulldown | Rd/Wr/S/C | 1h | Enables the 15-kΩ pull-down resistor on D 0 Pull-down resistor not connected to D- 1 Pull-down resistor connected to D- | | 7:3 | Reserved | Rd | 0h | These bits are not implemented and return zeros when read. | #### 4.2.5 USB Interrupt Enable Rising (0Dh-0Fh) Address: 0D-0Fh (Read), 0Dh (Write), 0Eh (Set), 0Fh (Clear) Table 4-7. USB Interrupt Enable Rising | BITS | NA NA | ME | ACCESS | RESET | DESCRIPTION | |------|------------|------------|-----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Hostdiscor | nnect Rise | Rd/Wr/S/C | 1b | Generate an interrupt event notification when Hostdisconnect changes from low to high Applicable only in host mode (DpPulldown and DmPulldown both set to 1b). | #### 4.2.6 USB Interrupt Enable Falling (10h-12h) Address: 10-12h (Read), 10h (Write), 11h (Set), 12h (Clear) #### Table 4-8. USB Interrupt Enable Falling | BITS | NAME | ACCESS | RESET | DESCRIPTION | |------|---------------------|-----------|-------|------------------------------------------------------------------------------------------------------------------| | 0 | Hostdisconnect Fall | Rd/Wr/S/C | 1b | Generate an interrupt event notification when Host-disconnect changes from high to low. Applicable only in host. | #### 4.2.7 USB Interrupt Status (13h) Address: 13h (Read-only) #### **Table 4-9. USB Interrupt Status** | Ī | BITS | NAME | ACCESS | RESET | DESCRIPTION | |---|------|---------------------|-----------|-------|------------------------------------------------------------------------------------------------------------------| | | 0 | Hostdisconnect Fall | Rd/Wr/S/C | 1b | Generate an interrupt event notification when Host-disconnect changes from high to low. Applicable only in host. | #### 4.2.8 USB Interrupt Latch (14h) Address: 14h (Read-only with auto-clear) #### Table 4-10. USB Interrupt Latch | BITS | NAME | ACCESS | RESET | DESCRIPTION | |------|---------------------|-----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------| | 0 | Hostdisconnect Fall | Rd/Wr/S/C | 1b | Set to 1b by the PHY when an unmasked event occurs on Hostdisconnect. Cleared when this register is read. Applicable only in host mode. | #### 4.2.9 Debug (15h) Address: 15h (Read-only) #### Table 4-11. Debug | BITS | NAME | ACCESS | RESET | DESCRIPTION | |------|------------|--------|-------|------------------------------------------| | 0 | LineState0 | Rd | 0 | Contains the current value of LineState0 | | 1 | LineState1 | Rd | 0 | Contains the current value of LineState0 | | 07:2 | Reserved | Rd | 0 | Reserved | #### 4.2.10 Scratch Register (16-18h) Address: 16-18h (Read), 16h (Write), 17h (Set), 18h (Clear) #### Table 4-12. Scratch Register | BITS | NAME | ACCESS | RESET | DESCRIPTION | |------|---------|-----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Scratch | Rd/Wr/S/C | 00 | Empty register byte for testing purposes. Software can read, write, set, and clear this register and the TUSB1310 functionality will not be affected. | #### 5 DESIGN GUIDELINES #### 5.1 Chip Connection on PCB Components should be placed close to the TUSB1310 to reduce the trace length of the interface between the components and the TUSB1310. If external capacitors can not accommodate a close placement, shielding to ground is recommended. Figure 5-1. Analog Pin Connections #### 5.1.1 USB Connector Pins Connection Differential pair signals, DP/DM, SSTXP/SSTXN, SSRXP/SSRXN, should be kept as short as possible. The differential pair traces should be trace-length matched and parallelism should be maintained. They also need to minimize vias and corners and should avoid crossing plane splits and stubs. Figure 5-2 and Figure 5-3 are for visual reference only. Figure 5-2. USB Standard-A Connector Pin Connection Figure 5-3. USB Standard-B Connector Pin Connection #### 5.1.2 Clock Connections The TUSB1310 supports an external oscillator source or a crystal unit. If a clock is provided to XI instead of a crystal, XO is left open. Otherwise, if a crystal is used, the connection needs to follow the guidelines below. Since XI and XO are coupled to other leads and supplies on the PCB, it is important to keep them as short as possible and away from any switching leads. It is also recommended to minimize the capacitance between XI and XO. This can be accomplished by connecting the VSSOSC lead to the two external capacitors CL1 and CL2 and shielding them with the clean ground lines. The VSSOSC should not be connected to PCB ground. Load capacitance (Cload) of the crystal varying with the crystal vendors is the total capacitance value of the entire oscillation circuit system as seen from the crystal. It includes two external capacitors CL1 and CL2 in Figure 5-4. CVSS below is optional, but recommended for minimum jitter implementation. The trace length between the decoupling capacitors and the corresponding power pins on the TUSB1310 needs to be minimized. It is also recommended that the trace length from the capacitor pad to the power or ground plane be minimized. Figure 5-4. Typical Crystal Connections #### 5.2 Clock Source Requirements #### 5.2.1 Clock Source Selection Guide Reference clock jitter is an important parameter. Jitter on the reference clock will degrade both the transmit eye and receiver jitter tolerance no matter how clean the rest of the PLL is, thereby impairing sys-tem performance. Additionally, a particularly jittery reference clock may interfere with PLL lock detection mechanism, forcing the lock detector to issue an unlock signal. A good quality, low jitter reference clock is required to achieve compliance with supported USB3.0 standards. For example, USB3.0 specification requires the random jitter (RJ) component of either RX or TX to be 2.42 ps (random phase jitter calculated after applying jitter transfer function - JTF). As the PLL typically has a number of additional jitter components, the reference clock jitter must be considerably below the overall jitter budget. #### 5.2.2 Oscillator If an external clock source is used, XI should be tied to the clock source and XO should be left floating. **Table 5-1. Oscillator Specification** | PARAMETER | CONDITION | MIN | TYP | MAX | UNIT | |-----------------------------------------------------------------------|-------------------------|-----|-----|-----|------| | Frequency tolerance | Operational temperature | | | ±50 | ppm | | Frequency stability | 1 year aging | | | ±50 | ppm | | Rise / Fall time | 20% - 80% | | | 6 | ns | | Reference clock R <sub>J</sub> with JTF (1 sigma) <sup>(1)(2)</sup> | | | 8.0 | | ps | | Reference clock T <sub>J</sub> with JTF (total p-p) <sup>(2)(3)</sup> | | | 25 | | ps | | Reference clock jitter (absolute p-p) (4) | | | 50 | | ps | - (1) Sigma value assuming Gaussian distribution - (2) After application of JTF - (3) Calculated as 14.1 x R<sub>J</sub> + D<sub>J</sub> - 4) Absolute phase jitter (p-p) #### 5.2.3 Crystal Either a 20-MHz, 25-MHz, 30-MHz, or 40-MHz crystal can be selected. A parallel, 20-pF load crystal should be used if a crystal source is used. **Table 5-2. Oscillator Specification** | PARAMETER | CONDITION | MIN | TYP | MAX | UNIT | |---------------------|-------------------------|-----|-----|-----|------| | Frequency tolerance | Operational temperature | | | ±50 | ppm | | Frequency stability | 1 year aging | | | ±50 | ppm | | Load capacitance | | 12 | 20 | 24 | pF | #### **6 ELECTRICAL SPECIFICATIONS** #### 6.1 ABSOLUTE MAXIMUM RATINGS over operating free-air temperature range (unless otherwise noted) | | | VALUE | UNIT | |---------------------|--------------------------------------------|--------------|------| | V <sub>DD1P1</sub> | Digital 1.1 steady-state supply voltage | -0.3 to 1.4 | V | | V <sub>DD1P8</sub> | Digital IO 1.8 steady-state supply voltage | -0.3 to 2.45 | V | | V <sub>DDA1P1</sub> | Analog 1.1 steady-state supply voltage | -0.3 to 1.4 | V | | V <sub>DDA1P8</sub> | Analog 1.8 steady-state supply voltage | -0.3 to 2.45 | V | | V <sub>DDA3P3</sub> | Analog 3.3 steady-state supply voltage | -0.3 to 3.8 | V | #### 6.2 RECOMMENDED OPERATING CONDITIONS over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |---------------------|--------------------------------------|-------------------------------|-------|-----|-------|------| | V <sub>DDA3P3</sub> | Analog 3.3 supply voltage | | 2.97 | 3.3 | 3.63 | V | | V <sub>DDA1P8</sub> | Analog 1.8 supply voltage | | 1.71 | 1.8 | 1.98 | V | | V <sub>DDA1P1</sub> | Analog 1.1 supply voltage | | 1.045 | 1.1 | 1.155 | V | | V <sub>DD1P8</sub> | Digital IO 1.8 supply voltage | Digital IO 1.8 supply voltage | | 1.8 | 1.98 | V | | V <sub>DD1P1</sub> | Digital 1.1 supply voltage | Digital 1.1 supply voltage | | 1.1 | 1.155 | V | | V <sub>BUS</sub> | Voltage at VBUS PAD | | 0 | | 1.21 | V | | T <sub>A</sub> | Operating free-air temperature range | | 0 | | 70 | °C | | TJ | Operating junction temperature range | | -40 | | 105 | °C | | | | Human Body Model (HBM) | 500 | | | | | | ESD | Charged Device Model (CDM) | 500 | | | V | #### 6.3 DC CHARACTERISTICS FOR 1.8-V DIGITAL IO over operating free-air temperature range (unless otherwise noted) | | PARAMETER | MIN | TYP | MAX | UNIT | |-------------------------------|---------------------------------------------------------------------------------------------------|----------------|------------|----------------|------| | V <sub>IH</sub> | High-level input voltage | 0.65 x<br>VDDS | | | V | | $V_{IL}$ | Low-level input voltage | | | 0.35 x<br>VDDS | V | | M | $IO = -2$ mA, $V_{DDS} = 1.62$ V to 1.98 V, driver enabled, pullup or pulldown disabled | VDDS -<br>0.45 | | | V | | V <sub>OH</sub> | $IO = -2$ mA, $V_{DDS} = 1.4$ V to 1.6 V, driver enabled, pullup or pulldown disabled | 0.75 x<br>VDDS | | | V | | M | IO = 2 mA, driver enabled, V <sub>DDS</sub> = 1.62 V to 1.98 V, pullup or pulldown disabled | | | 0.45 | | | V <sub>OL</sub> | $IO = 2$ mA, $V_{DDS} = 1.4$ V to 1.6 V, driver enabled, pullup or pulldown disabled | | | 0.35 x<br>VDDS | V | | V <sub>hys</sub> | Input hysteresis | 100 | 270 | | mV | | I <sub>I</sub> | Any receiver, including those with a pullup or pulldown. The pullup or pulldown must be disabled. | | | ±1 | μΑ | | | Receiver/pullup only, pullup enabled (not inhibited), V <sub>PAD</sub> = 0 V | | 47 to -169 | VDDS | | | I <sub>I(PUon)</sub> | Receiver/pullup only, pullup enabled (not inhibited) | | -100 | | μA | | I <sub>OZ</sub> | Driver only, driver disabled | | | ±20 | μΑ | | I <sub>Z</sub> <sup>(1)</sup> | | | | ±20 | μΑ | | V <sub>TX_DIFF_SS</sub> | SSTXP/SSTXN Differential p-p Tx voltage swing | 0.8 | | 1.2 | V | <sup>(1)</sup> I<sub>Z</sub> is the total leakage current through the PAD connection of a driver/receiver combination that may include a pullup or pulldown. The driver output is disabled and the pullup or pulldown is inhibited. #### DC CHARACTERISTICS FOR 1.8-V DIGITAL IO (continued) over operating free-air temperature range (unless otherwise noted) | | PARAMETER | MIN | TYP MAX | UNIT | |------------------------------|----------------------------------------------------------------|-----|---------|------| | R <sub>TX_DIFF_DC</sub> | DC differential impedance | 72 | 120 | Ω | | V <sub>TX_RCV_DET</sub> | The amount of voltage change allowed during receiver detection | | 0.6 | V | | C <sub>AC_COUPLING</sub> | AC coupling capacitor | 75 | 200 | nF | | R <sub>RX_DC</sub> | Receiver DC common mode impedance | 18 | 30 | Ω | | R <sub>RX_DIFF_DC</sub> | DC differential impedance | 72 | 120 | Ω | | V <sub>RX_LFPS_DET</sub> | LFPS detect threshold | 100 | 300 | mV | | V <sub>CM_AC_LFPS</sub> | | | 100 | mV | | V <sub>CM_LFPS_active</sub> | | | 10 | mV | | V <sub>TX_DIFF_PP_LFPS</sub> | | 800 | 1200 | mV | ## 6.4 DEVICE POWER CONSUMPTION(1) over operating free-air temperature range (unless otherwise noted) | PARAMETER | MIN | TYP | MAX | UNIT | |---------------------------|-----|-----|-----|------| | VDDA3P3 power consumption | | 13 | | mW | | VDDA1P8 power consumption | | 77 | | mW | | VDDA1P1 power consumption | | 118 | | mW | | VDD1P1 power consumption | | 98 | | mW | | VDD1P8 power consumption | | 128 | | mW | <sup>(1)</sup> Power consumption condition is transmitting and/or receiving (in U0) at 25°C and nominal voltages. #### 6.5 AC Characteristics #### 6.5.1 Power Up and Reset Timing The TUSB1310 does not drive signals on any strapping pins before they are latched internally. Figure 6-1. Power Up and Reset Timing #### Table 6-1. Power Up and Reset Timing | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNIT | |---------|-------------------------------------------------------|-----|-----|-----|------| | Tcfgin1 | Hardware configuration latch-in time from RESETN | 0 | | | ns | | Tcfgin2 | Time from RESETN to dDriver outputs on strapping pins | 0 | | | ns | | | RESETN pulse width | 1 | | | μs | | | RESETN to PHY_STATUS de-assertion | | 300 | | μs | #### 6.5.2 PIPE Transmit Figure 6-2. PIPE Transmit Timing # **Table 6-2. PIPE Transmit Timing** | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNIT | |--------|----------------------------------------------------------|-----|-----|-----|------| | Tcyc2 | TX_CLK Period | | 4 | | ns | | Tdty2 | TX_CLK Period | | 50 | | % | | Tsu2 | Data Setup to TX_CLK rise and TX_CLK fall <sup>(1)</sup> | 1 | | | ns | | Thd2 | Data Hold to TX_CLK rise and TX_CLK fall <sup>(1)</sup> | 0 | | | ns | (1) This includes TX\_DATA15-0, TX\_DATAK1-0, TX\_ONESZEROS, RATE, TX\_DEEMPTH, TX\_DETRX\_LPBK, TX\_ELECIDLE, TX\_MARGIN, TX\_SWING, RX\_POLARITY, POWER\_DOWN1-0. #### 6.5.3 PIPE Receive Figure 6-3. PIPE Receive Timing #### Table 6-3. PIPE Receive Timing | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNIT | |--------|------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | Tcyc3 | PCLK Period | | 4 | | ns | | Tdty3 | PCLK Duty Cycle | | 50 | | % | | Tdly3 | PCLK rise and fall to RX_DATA15-0, RX_DATAK1-0, RX_VALID, RX_STATUS2-0, PHY_STATUS Delay <sup>(1)(2)</sup> | 1 | | 2 | ns | (1) Output Load max = 10 pF, min = 5 pF (2) Timing is relative to the 50% transition point, not $V_{IH}/V_{IL}$ . #### 6.5.4 ULPI Parameters #### **Table 6-4. ULPI Parameters** | DESCRIPTION | NOTES | HS | FS | LS | UNIT | |---------------------------------------|---------------------|-------|-------|---------|--------| | RX CMD delay | | 2-4 | 2-4 | 2-4 | clocks | | TX start delay | | 1-2 | 1-10 | 1-10 | clocks | | TX end delay | PHY pipeline delays | 2-5 | | | clocks | | RX start delay | | 3-8 | | | clocks | | RX end delay | | 3-8 | 17-18 | 122-123 | clocks | | Transmit-Transmit (host only) | Link decision times | 15-24 | 7-18 | 77-247 | clocks | | Receive-Transmit (host or peripheral) | Link decision times | 1-14 | 7-18 | 77-247 | clocks | #### 6.5.5 ULPI Clock **Table 6-5. ULPI Clock Parameters** | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNIT | |-------------|----------------------------------------------------------------------------|--------|-----|--------|------| | Fstart_8bit | Frequency (first transition) ±10% | 54 | 60 | 66 | MHz | | Fsteady | Frequency (steady state) ±500 ppm | 59.97 | 60 | 60.03 | MHz | | Dstart_8bit | Duty cycle (first transition) ±10% | 40 | 50 | 60 | % | | Dsteady | Duty cycle (steady state) ±500 ppm | 49.975 | 50 | 50.025 | % | | Tsteady | Time to reach steady state frequency and duty cycle after first transition | | | 1.4 | ms | | Tstart_dev | Clock startup time after deassertion of SuspemdM – Peripheral | | | 5.6 | ms | | Tstart_host | Clock startup time after deassertion of SuspemdM – Hold | | | | ms | | Tprep | PHY preparation time after first transition of input clock | | | | μs | | Tjitter | Jitter | | | | ps | | Trise/Tfall | Rise and fall time | | | | ns | #### 6.5.6 ULPI Transmit Figure 6-4. ULPI Transmit Timing #### Table 6-6. ULPI Transmit Timing | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNIT | |------------|---------------------|-----|-----|-----|------| | Tsc8, Tsd8 | ULPI_STP setup time | | | 6 | ns | | Thc8, Thd8 | ULPI_STP hold time | 0 | | | ns | #### 6.5.7 ULPI Receive Timing Figure 6-5. ULPI Receive Timing **Table 6-7. ULPI Transmit Timing** | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNIT | |------------|-----------------------------------------------|-----|-----|-----|------| | Tdc9, Tdd9 | ULPI_DIR/ULPI_NXT/ULPI_DATA7-0 <sup>(1)</sup> | | | 9 | ns | <sup>(1)</sup> Output Load max = 10 pF, min = 5 pF #### 6.5.8 Power State Transition Time The P1 to P0 transition time is the amount of time for the TUSB1310 to return to P0 state, after having been in the P1 state. This time is measured from when the MAC sets the POWER\_DOWN signals to P0 until the TUSB1310 asserts PHY\_STATUS. The TUSB1310 asserts PHY\_STATUS when it is ready to begin data transmission and reception. The P2 to P0 transition time is the amount of time for the TUSB1310 to return to the P0 state, after having been in the P2 state. This time is measured from when the MAC sets the POWER\_DOWN signals to P0 until the TUSB1310 asserts PHY\_STATUS. The TUSB1310 asserts PHY\_STATUS when it is ready to begin data transmission and reception. The P3 to P0 transition time is the amount of time for the TUSB1310 to go to P0 state, after having been in the P3 state. Time is measured from when the MAC sets the POWER\_DOWN signals to P0 until the TUSB1310 deasserts PHY\_STATUS. The TUSB1310 asserts PHY\_STATUS when it is ready to begin data transmission and reception. #### PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | TUSB1310ZAY | NRND | NFBGA | ZAY | 175 | 160 | RoHS & Green | SNAGCU | Level-3-260C-168 HR | 0 to 70 | TUSB1310 | | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 5-Jan-2022 #### **TRAY** Chamfer on Tray corner indicates Pin 1 orientation of packed units. \*All dimensions are nominal | Device | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) | |-------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------| | TUSB1310ZAY | ZAY | NFBGA | 175 | 160 | 8 x 20 | 150 | 315 | 135.9 | 7620 | 15.4 | 11.2 | 19.65 | PLASTIC BALL GRID ARRAY #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. PLASTIC BALL GRID ARRAY NOTES: (continued) 3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For information, see Texas Instruments literature number SPRAA99 (www.ti.com/lit/spraa99). PLASTIC BALL GRID ARRAY NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated