# IR1155S ## PROGRAMMABLE FREQUENCY, ONE CYCLE CONTROL PFC IC #### **Features** - PFC IC with IR proprietary "One Cycle Control" - Continuous conduction mode boost type PFC - Programmable switching frequency (48k-200kHz) - Average current mode control - Output overvoltage protection - Open loop protection - Cycle by cycle peak current limit - VCC under voltage lockout - Programmable soft start - Micropower startup - · User initiated micropower "Sleep Mode" - OVP/EN pin internal filtering for higher noise immunity - 1.5A peak gate drive - · Latch immunity and ESD protection # **Description** Package The $\mu$ PFC IR1155 power factor correction IC, based on IR proprietary "One Cycle Control" (OCC) technique, provides for high PF, low THD and excellent DC Bus regulation while enabling drastic reduction in component count, PCB area and design time as compared to traditional solutions. The IC is designed to operate in continuous conduction mode Boost PFC converters with average current mode control over 85-264VAC input line voltage range. Switching frequency can be programmed to anywhere between 48kHz to 200kHz based on the specific application requirement. In addition, IR1155 offers several advanced system-enabling and protective features such as dedicated pin for over voltage protection, cycle by cycle peak current limitation, open loop protection, $V_{CC}$ UVLO, soft-start and micropower startup/sleep-mode with IC current consumption less than 200 $\mu$ A. The sleep mode, invoked by pulling the OVP/EN pin low, enables compliance with standby power requirements mandated by regulations such as Energy Star, Green Power, Blue Angel etc. ### **Qualification Information** | | | Industrial | | | | | |------------------|------------------|----------------------------------------------------------------|--|--|--|--| | Qualification L | evel | Comments: This family of ICs has passed JEDEC's Industrial | | | | | | Qualification | CVCI | qualification. IR's Consumer qualification level is granted by | | | | | | | | extension of the higher Industrial level. | | | | | | Majotura Sana | sitivity Loyal | MSL2 260°C | | | | | | Moisture Sens | silivity Level | (per IPC/JEDEC J-STD-020) | | | | | | | Machine Model | Class A | | | | | | ESD | Machine Model | (per JEDEC standard JESD22-A115) | | | | | | ESD | Human Body Model | Class 1B (passes 500V) | | | | | | | Human Body Model | (per EIA/JEDEC standard EIA/JESD22-A114) | | | | | | 10.1 1.1 7 1 | | Class I, Level A | | | | | | IC Latch-Up Test | | (per JESD78) | | | | | | RoHS Complia | ant | Yes | | | | | **Absolute Maximum Ratings** | Parameter | Symbol | Min. | Max. | Units | Remarks | |-------------------------------------------|-------------------|------|------|-------|-------------------------| | VCC Voltage | V <sub>CC</sub> | -0.3 | 20 | V | | | FREQ Voltage | $V_{FREQ}$ | -0.3 | 6.5 | V | | | ISNS Voltage | V <sub>ISNS</sub> | -10 | 0.3 | V | | | VFB, OVP Voltage | $V_{FB}, V_{OVP}$ | -0.3 | 6.5 | V | | | COMP Voltage | $V_{COMP}$ | -0.3 | 6.5 | V | | | GATE Voltage | $V_{GATE}$ | -0.3 | 18 | V | | | ISNS Current | I <sub>ISNS</sub> | -2 | 2 | mA | | | Junction Temperature | TJ | -40 | 150 | °C | | | Storage Temperature | Ts | -55 | 150 | °C | | | Thermal Resistance<br>Junction to Ambient | $R_{ heta JA}$ | | 128 | °C/W | | | Package Power Dissipation | P <sub>D</sub> | | 976 | mW | T <sub>AMB</sub> = 25°C | ## **Recommended Operating Conditions** Recommended operating conditions for reliable operation with margin | Parameter | Symbol | Min. | Тур. | Max. | Units | Remarks | |----------------------|-----------------|------|------|------|-------|---------| | Supply Voltage | V <sub>CC</sub> | 12 | | 19 | V | | | Junction Temperature | TJ | -25 | | 125 | °C | | | Switching Frequency | F <sub>sw</sub> | 48 | | 200 | kHz | | ### **Electrical Characteristics** The electrical characteristics involve the spread of values guaranteed within the specified supply voltage and junction temperature range $T_J$ from -25 °C to 125°C. Typical values represent the median values, which are related to 25°C. If not otherwise stated, a supply voltage of $V_{CC}$ =15V is assumed for test condition. ### **Supply Section** | Parameter | Symbol | Min. | Тур. | Max. | Units | Remarks | |-------------------------------------------------------|------------------------|-------|------|-------|-------|------------------------------------------------------------------------------------------------------------------------------------| | VCC Turn On<br>Threshold | V <sub>CC ON</sub> | 10.65 | 11.3 | 11.95 | V | | | VCC Turn Off<br>Threshold (Under<br>Voltage Lock Out) | V <sub>CC UVLO</sub> | 9.2 | 9.8 | 10.4 | V | | | VCC Turn On/Off<br>Hysteresis | V <sub>CC HYST</sub> | | 1.5 | | V | | | Operating Current | I <sub>cc</sub> | | 10 | 13 | mA | C <sub>load</sub> =1nF, F <sub>SW</sub> =181kHz | | | | | 6 | 8 | mA | Standby Mode (Inactive Gate, Inactive Internal Oscillator) V <sub>FB</sub> <v<sub>OLP See State Transition Diagram</v<sub> | | Startup Current | I <sub>CCSTART</sub> | | | 175 | uA | V <sub>CC</sub> =V <sub>CC ON</sub> - 0.1V | | Sleep Current | I <sub>SLEEP</sub> | | 125 | 200 | uA | Sleep Mode (Inactive Gate,<br>Inactive Oscillator)<br>- V <sub>OVP</sub> <v<sub>SLEEP,OFF<br/>See State Transition Diagram</v<sub> | | Sleep Mode<br>Threshold (Enable) | $V_{\text{SLEEP,ON}}$ | 0.80 | 0.90 | 1.00 | V | IC Enable threshold,<br>Bias on OVP pin | | Sleep Mode<br>Threshold (Disable) | V <sub>SLEEP,OFF</sub> | 0.53 | 0.60 | 0.67 | V | IC Disable threshold,<br>Bias on OVP pin | ## **Oscillator Section** | Parameter | Symbol | Min. | Тур. | Max. | Units | Remarks | |---------------------------------|------------------------|------|------|------|-------|------------------------------------------------| | Switching Frequency | F <sub>SW</sub> | 48 | | 200 | kHz | 200khz:C=430pF approx.<br>48kHz: C=2nF approx. | | Oscillator Charge Current | I <sub>OSC(CHG)</sub> | | 200 | | μΑ | | | Oscillator Discharge<br>Current | I <sub>OSC(DCHG)</sub> | | 6.6 | | mA | | | Oscillator Peak | V <sub>OSC PK</sub> | | 4 | | V | | | Oscillator Valley | V <sub>OSC VAL</sub> | | 2 | | V | | | Initial Assuracy | Г | | | 5 | % | C=2nF, T <sub>A</sub> = 25°C | | Initial Accuracy | F <sub>SW ACC</sub> | | | 8 | % | C=500pF, T <sub>A</sub> = 25°C | | Voltage Stability | $V_{STAB}$ | | 0.2 | 1 | % | 14V < V <sub>CC</sub> < 19V | | Temperature Stability | T <sub>STAB</sub> | | 2 | | % | -25°C ≤ T <sub>J</sub> ≤ 125°C | | Total Variation | F <sub>VT</sub> | | 10 | | % | Line & Temperature | | Maximum Duty Cycle | D <sub>MAX</sub> | 94 | | 99 | % | | | Minimum Duty Cycle | D <sub>MIN</sub> | | | 0 | % | Pulse Skipping | ## **Protection Section** | Parameter | Symbol | Min. | Тур. | Max. | Units | Remarks | |----------------------------------------------------------------------------------|------------------------|-------|-------|-------|--------------------|--------------------| | Open Loop Protection (OLP) V <sub>FB</sub> Threshold | V <sub>OLP</sub> | 17 | 19 | 21 | % V <sub>REF</sub> | Bias on VFB pin | | Output Over Voltage<br>Protection (OVP) | V <sub>OVP</sub> | 104.5 | 106.5 | 108.5 | % V <sub>REF</sub> | Bias on OVP/EN pin | | Output Over Voltage<br>Protection (OVP) Reset | V <sub>OVP(RST)</sub> | 100.2 | 102.2 | 104.2 | % V <sub>REF</sub> | Bias on OVP/EN pin | | Peak Current Limit<br>Protection (IPK LMT) I <sub>SNS</sub><br>Voltage Threshold | V <sub>ISNS</sub> | -0.85 | -0.77 | -0.69 | V | Bias on ISNS pin | | OVP Input Bias Current | I <sub>OVP(Bias)</sub> | | | -0.2 | μA | | # **Internal Voltage Reference Section** | Parameter | Symbol | Min. | Тур. | Max. | Units | Remarks | |-------------------|------------------|------|------|------|-------|----------------------------------| | Reference Voltage | $V_{REF}$ | 4.9 | 5 | 5.1 | V | T <sub>A</sub> = 25°C | | Line Regulation | $R_{REG}$ | | 10 | 20 | mV | 14 V < V <sub>CC</sub> < 19V | | Temp Stability | $T_{STAB}$ | | 0.4 | | % | -25°C ≤ T <sub>AMB</sub> ≤ 125°C | | Total Variation | $\Delta V_{TOT}$ | 4.85 | | 5.1 | V | Line & Temperature | # **Voltage Error Amplifier Section** | Parameter | Symbol | Min. | Тур. | Max. | Units | Remarks | |-------------------------------------|-------------------------|------|------|------|-------|--------------------------------------------------------------------------------------------------------| | Transconductance | g <sub>m</sub> | 35 | 50 | 65 | μS | | | Source Current | I <sub>OVEA(SRC)</sub> | 30 | 44 | 58 | μA | T <sub>AMB</sub> = 25°C | | Source Current | | 20 | 44 | 90 | | -25°C ≤T <sub>AMB</sub> ≤ 125°C | | Sink Current | I <sub>OVEA(SNK)</sub> | -57 | -43 | -30 | μA | T <sub>AMB</sub> = 25°C | | Sink Current | | -90 | -43 | -20 | | -25°C ≤T <sub>AMB</sub> ≤ 125°C | | Soft Start Delay Time | t <sub>ss</sub> | | 35 | | msec | $\begin{aligned} R_{GAIN} &= 1 k \Omega, \ C_{ZERO} = 0.33 u F, \\ C_{POLE} &= 0.01 u F \end{aligned}$ | | V <sub>COMP</sub> Voltage (Fault) | V <sub>COMP FLT</sub> | | 1 | 1.4 | V | @ 100µA steady state current | | Effective V <sub>COMP</sub> Voltage | V <sub>COMP EFF</sub> | 4.6 | 4.9 | 5.2 | V | | | VFB Input Bias Current | I <sub>IB(Bias)</sub> | | | -0.2 | μA | V <sub>FB</sub> =4.9V | | Output Low Voltage | V <sub>OL</sub> | | | 0.25 | V | | | Output High Voltage | V <sub>OH</sub> | 5 | | 5.4 | V | | | V <sub>COMP</sub> Start Voltage | V <sub>COMP START</sub> | 240 | 340 | 460 | mV | | # **Current Amplifier Section** | Parameter | Symbol | Min. | Тур. | Max. | Units | Remarks | |-------------------------------|-------------------------|------|------|------|-------|--------------------------------| | DC Gain | <b>9</b> DC | | 3.1 | | V/V | | | Corner Frequency | f <sub>C</sub> | | 5 | | kHz | - Average current mode, Note 1 | | Input Offset Voltage | $V_{IO}$ | | 4 | 16 | mV | Note 1 | | I <sub>SNS</sub> Bias Current | I <sub>ISNS(Bias)</sub> | -57 | | -13 | μΑ | | | Blanking Time | T <sub>BLANK</sub> | 220 | 370 | 520 | ns | | ## **Gate Driver Section** | Parameter | Symbol | Min. | Тур. | Max. | Units | Remarks | |----------------------|------------------|------|------|------|-------|----------------------------------| | Gate Low Voltage | $V_{GLO}$ | | | 0.8 | V | I <sub>GATE</sub> =200mA | | Cata High Valtage | \/ | 12 | 13 | 14 | V | Internal Gate clamp | | Gate High Voltage | $V_{\rm GTH}$ | 10 | | | V | V <sub>CC</sub> = 11.5V | | Rise Time | t <sub>r</sub> | | 20 | | ns | C <sub>LOAD</sub> = 1nF | | Fall Time | t <sub>f</sub> | | 20 | | ns | C <sub>LOAD</sub> = 1nF | | Output Peak Current | I <sub>OPK</sub> | 1.5 | | | Α | C <sub>LOAD</sub> = 10nF, Note 1 | | Gate Voltage @ Fault | $V_{G fault}$ | | | 0.08 | V | I <sub>GATE</sub> = 20mA | Note 1 – Guaranteed by design, but Not tested in production # **Lead Assignments & Definitions** | Lead Assignment | Pin# | Symbol | Description | |-----------------|------|--------|-------------------------------------| | 1 1 8 | 1 | СОМ | Ground | | | 2 | FREQ | Frequency Set | | | 3 | ISNS | Current Sense | | 3 6 | 4 | OVP | Output Over Voltage Detect / Enable | | 4 5 | 5 | COMP | Voltage Loop Compensation | | | 6 | VFB | Output Voltage Sense | | | 7 | VCC | IC Supply Voltage | | | 8 | GATE | Gate Drive Output | ## **Block Diagram** **State & Transition Diagrams** **Note:** Soft-Start & Normal modes are essentially the same (differentiation above is for purpose of clarity only) ## **Timing Diagrams** #### **IR1155 General Description** The µPFC IR1155 IC is intended for power factor correction in continuous conduction mode Boost PFC converters operating at fixed switching frequency with average current mode control. The switching frequency is programmable any where from 48kHz to 200khz. The IC operates according to IR's proprietary "One Cycle Control" (OCC) PFC algorithm, which is based on the resettable integrator principle. When operating a AC-DC Boost converter, power factor correction can be achieved using this algorithm without AC input line sensing. #### **Theory of Operation** The OCC algorithm works using two loops - a slow outer voltage loop and a fast inner current loop. The outer voltage loop monitors the VFB pin to maintain regulation of boost converter output voltage and generates a constant error signal. The inner current loop exploits the embedded input voltage information in the boost converter duty cycle to generate a current reference for power factor correction. combination of the two control elements forces the amplitude and shape of the input current to be proportional to and in phase with the input voltage while maintaining output voltage regulation. This is true so long as operation in continuous conduction mode is maintained. Average current mode operation is envisaged by filtering the switching frequency ripple from the current sense signal in the current loop using an on-chip filter. The IC determines the boost converter instantaneous duty cycle using the voltage feedback loop error signal $V_m$ and the current sense signal $V_{\rm ISNS}$ , which is the voltage at the current sense pin of the IC. The PWM ramp is generated using a resettable integrator that tracks $V_m$ every switching cycle. The current sense signal is amplified by the current amplifier averaged to remove the ripple component and fed into the summing node where it is subtracted from the voltage error signal, $V_m$ . The resulting voltage ( $V_m$ - $g_{\rm DC}.V_{\rm ISNS}$ ) is compared with the PWM ramp signal by the PWM comparator to determine the gate drive duty cycle. The instantaneous duty cycle is mathematically given by: $D = (V_m - g_{DC}.V_{ISNS}) / V_m$ A more detailed description of IR1155 theory of operation is available in Application Note. #### Feature set The IR1155 offers a host of advanced features and system protections functions, which makes it the most feature-intensive IC in PFC market in a compact 8-pin package. User-Programmable Switching Frequency IR1155 IC operates under fixed switching frequency. The switching frequency is user-programmed by inserting a capacitor between FREQ & COM pins. A pair of current sources inside the IC source/sink current in/out of the capacitor alternately thus generating a constant-slope saw-tooth ramp signal between a pre-determined peak & valley voltage pair (typically between 2V to 4V). This saw-tooth signal is the oscillator signal of the IC. The frequency of operation of the IC can be programmed anywhere between 48kHz and 200kHz by suitably sizing the capacitor. The oscillator signal is a key control signal and is used by the resettable integrator block of the IC to generate the internal PWM ramp every switching cycle. ### IC Supply Circuit & Low start-up current The IR1155 UVLO circuit maintains the IC in UVLO mode during start-up if VCC pin voltage is less than the VCC turn-on threshold, $V_{\rm CC,ON}$ and current consumption is less than $I_{\rm CC,START}$ . Should VCC pin voltage should drop below UVLO threshold $V_{\rm CC,\,UVLO}$ anytime after start-up, the IC is pushed back into UVLO mode (VCOMP pin is discharged) and VCC pin has to exceed $V_{\rm CC,ON}$ again to re-start operation. It is noted that there is no internal clamping of the VCC pin. #### User initiated Micropower Sleep mode The IC can be actively pushed into a micropower sleep mode where current consumption is less than $I_{\text{CC},\text{SLEEP}}$ by pulling OVP/EN pin below the Sleep threshold, $V_{\text{SLEEP}(\text{OFF})}$ , even while VCC is above $V_{\text{CC},\text{ON}}.$ This allows the user to disable PFC during application stand-by situations in order to meet regulations (Blue Angel, Green Power etc). When OVP/EN pin is pulled low, the VCOMP pin of the IC is actively discharged as the IC is relegated to the Sleep mode. This enables the IC to go through soft-start when the IC is re-enabled. Since $V_{\text{SLEEP}(\text{OFF})}$ is less than 1V, even logic level signals can be employed to disable and enable the IC. #### **IR1155 General Description** ### Programmable Soft Start The soft start process controls the rate of rise of the voltage feedback loop error signal thus providing a linear control on RMS input current that the PFC converter will admit. The soft start time is essentially controlled by voltage error amplifier compensation components selected and is therefore user programmable to some degree based on desired loop crossover frequency. ### Gate Drive Capability The gate drive output stage of the IC is a totem pole driver with 1.5A peak current drive capability. The gate drive is internally clamped at 13V (Typ). Gate drive buffer circuits can be easily driven with the GATE pin of the IC to suit any system power level. #### System Protection Features IR1155 protection features include DC bus Overvoltage protection (OVP) via a dedicated pin, Open-loop protection (OLP), Cycle-by-cycle peak current limit (IPK LIMIT), Soft-current limit and VCC under voltage lock-out (UVLO). - Overvoltage voltage protection (OVP) feature in IR1155 is achieved using a dedicated pin called the OVP/EN pin. The input of OVP comparator is connected the OVP pin. When the OVP pin voltage exceeds V<sub>OVP</sub>, an overvoltage situation is detected and the gate drive is immediately terminated. The gate drive is re-enabled only after OVP pin voltage drops below V<sub>OVP(RST)</sub>. The use of a dedicated OVP/EN pin ensures that the system protected from catastrophic is overvoltages, even if the feed-back loop (connected to the VFB pin) encounters any failure. This ensures the best possible system overvoltage protection against extremes of situations. - Open Loop Protection (OLP) is activated whenever the VFB pin voltage falls below $V_{\text{OLP}}$ threshold. The gate drive is then immediately disabled, VCOMP is actively discharged and the IC is pushed into Stand-by mode. The IC will restart (with soft-start) once the VFB pin voltage exceeds $V_{\text{OLP}}$ again. There is no voltage hysteresis associated with this feature. During start-up the IC is held in Stand-by until this pin exceeds $V_{\text{OLP}}$ . - Soft-current limit is an output voltage fold-back type protection feature that is encountered when the RMS current in the PFC converter exceeds a certain magnitude that causes the internal error signal of the voltage feedback, V<sub>m</sub> to saturate at its highest value. Amplitude of V<sub>m</sub> signal is directly proportional to the RMS input current admitted into the PFC converter. In effect, once V<sub>m</sub> saturates, the maximum RMS current admissible into the PFC converter has been encountered. Any attempt to increase the RMS current beyond this limit causes the IC to limit the duty cycle delivered to the PFC converter, which then has the effect of causing the DC bus voltage to droop i.e. output voltage folds-back. The current level at which $\dot{V}_{m}$ saturates is closely related to the value of the current sense resistor selected for the PFC converter. In one way, this feature can be perceived to offer an overpower limitation of sorts at the conditions at which current sense design is performed (minimum VAC & maximum output power). For details, please refer to IR1155 Application Note. - Cycle-by-cycle peak current limit protection instantaneously turns-off the gate output whenever the ISNS pin voltage exceeds $V_{\rm ISNS(PK)}$ threshold in magnitude. The gate drive output is re-enabled only after the magnitude of the ISNS pin voltage drops below the $V_{\rm ISNS(PK)}$ threshold. It is clarified that even though the IC operates based on average current mode control, since the averaging circuit is decoupled from the peak current limit comparator input, the IC is still able to provide instantaneous response to a system overcurrent condition. This protection feature incorporates a leading edge blanking circuit following the comparator to improve noise immunity. - VCC Under Voltage Lockout protection maintains the IC in a low current consumption, UVLO mode during start-up if VCC pin voltage is less than the VCC turn-on threshold, $V_{\text{CC,ON}}$ . In UVLO mode the current consumption is less than $I_{\text{CC,START}}$ which is typically about 200uA. Should VCC pin voltage should drop below UVLO threshold $V_{\text{CC,UVLO}}$ anytime after start-up, the IC is pushed back into UVLO mode (VCOMP pin is discharged) and VCC pin has to exceed $V_{\text{CC,ON}}$ again to re-start operation. ### IR1155 Pin Description **Pin COM:** This is ground potential pin of the IC. All internal devices are referenced to this point. A star-connection point, very close to this pin, is recommended in PCB lay-out in order to reference the return traces of the various control loops to the COM potential of the IC. Pin COMP: External circuitry from this pin to ground compensates the system voltage loop and programs the soft start time. The COMP pin is essentially the output of the voltage error amplifier. VCOMP is actively discharged using an internal switch & resistance inside the IC whenever the IC is pushed into Stand-by mode (Open Loop Condition) or UVLO/Sleep mode. The IC is designed not to start-up (from UVLO, Sleep or Stand-by modes) when there is a pre-bias on VCOMP pin that is greater than V<sub>COMP.START</sub>. The VCOMP-COM loop represents a very important control loop to the IC and hence a dedicated PCB trace loop is recommended for layout (starconnection to GND potential) for noise free, stable operation. **Pin ISNS:** ISNS pin is the inverting input to the current sense amplifier of the IC. The voltage at this pin is the negative voltage drop sensed across the system current sense resistor and thus represents the inductor current sense signal to the IC for determining gate drive duty cycle. ISNS pin is also the inverting input to the cycle-by-cycle peak current limit comparator. Whenever this pin voltage exceeds V<sub>ISNS(PK)</sub> threshold in magnitude, the gate drive is instantaneously disabled. Any external filtering of the ISNS pin must be performed carefully in order to ensure that the integrity of the current sense signal is maintained for cycle-by-cycle protection. Pin FREQ: This is the user-programmable frequency pin. The switching frequency is programmed by inserting a capacitor between FREQ & COM pins. A pair of current sources inside the IC source/sink current in/out of the capacitor alternately thus generating a constant-slope saw-tooth ramp signal between a predetermined peak & valley voltage pair (typically between 2V to 4V). This saw-tooth signal is the oscillator signal of the IC. The frequency of operation of the IC can be programmed anywhere between 48kHz and 200kHz by suitably sizing the capacitor. The FREQ-COM loop represents yet another very important control loop to the IC and hence a dedicated PCB trace loop is recommended in layout (star-connection to GND potential) for noise free, stable operation. **Pin OVP/EN:** The OVP/EN pin is connected to the input of the overvoltage comparator and is used to detect output overvoltage situations. The output voltage information is communicated to the OVP pin using a resistive divider. This pin also serves the second purpose of an ENABLE pin. The OVP/EN pin can be used to activate the IC into "micropower sleep" mode by pulling the voltage on this pin below the $V_{SLEEP}$ threshold. **Pin VFB:** The converter output voltage is sensed via a resistive divider and fed into this pin. VFB pin is the inverting input of the output voltage error amplifier. The non-inverting input of this amplifier is connected to an internal 5V reference. The impedance of the divider string must be low enough that it does not introduce substantial error due to the input bias currents of the amplifier, yet high enough to minimize power dissipation. Typical value of external divider impedance will be $1M\Omega$ . VFB pin is also the inverting input to the Open Loop comparator. The IC is held in Stand-by Mode whenever VFB pin voltage is below $V_{OLP}$ threshold. **Pin VCC:** This is the supply voltage pin of the IC and sense node for the under-voltage lock out circuit. It is possible to turn off the IC by pulling this pin below the minimum turn off threshold voltage, $V_{\text{CC,UVLO}}$ without damage to the IC. This pin is not internally clamped. **Pin GATE:** This is the gate drive output of the IC. This drive voltage is internally clamped to 13V(Typ) and provides a drive current of ±1.5A peak with matched rise and fall times. #### IR1155 Modes of operation (refer to States & Transitions Diagram) UVLO/Sleep Mode: The IC is in the UVLO/Sleep mode when either the VCC pin voltage is below V<sub>CC.UVLO</sub> and/or the OVP/EN pin voltage is below V<sub>SLEEP</sub>. The UVLO/Sleep mode is accessible from any other state of operation. This mode can be actively invoked by pulling the OVP/EN pin below the Sleep threshold $V_{SLEEP}$ even if VCC pin voltage is above V<sub>CC,ON</sub>. In the UVLO/Sleep state, the gate drive circuit is inactive, most of the internal circuitry is unbiased and the IC draws a quiescent current of I<sub>SLEEP</sub> which is typically 200uA or less. Also, the internal logic of the IC ensures that whenever the UVLO/Sleep mode is actively invoked, the COMP pin is actively discharged below $V_{\text{COMP,START}}$ prior to entering the sleep mode, in order to facilitate soft-start upon resumption of operation. **Stand-by Mode:** The IC is placed in Stand-by mode whenever an Open-loop situation is detected. An open-loop situation is sensed anytime VFB pin voltage is less than $V_{\text{OLP}}$ . All internal circuitry is biased in the Stand-by Mode, but the gate is inactive and the IC draws a few mA of current. This state is accessible from any other state of operation of the IC. COMP pin is actively discharged to below $V_{\text{COMP,START}}$ whenever this state is entered from normal operation in order to facilitate soft-start upon resumption of operation. Soft Start Mode: During system start-up, the softstart mode is activated once the VCC voltage has exceeded $V_{CC,ON}$ , the VFB pin voltage has exceeded V<sub>OLP</sub> and OVP pin voltage has exceeded V<sub>SLEEP(ON)</sub>. The soft start time is the time required for the VCOMP voltage to charge through its entire dynamic range i.e. through V<sub>COMP,EFF</sub>. As a result, the soft-start time is dependent upon the component values selected for compensation of the voltage loop on the COMP pin. As VCOMP voltage raises gradually, the IC allows a higher and higher RMS current into the PFC converter. This controlled increase of the input current amplitude contributes to reducing system component stress during startup. It is clarified that, during soft-start, the IC is capable of full duty cycle modulation (from 0% to MAX DUTY), based on the instantaneous ISNS signal from system current sensing. . For all practical purposes, the Soft-start mode of the IC is the same as the Normal mode (only difference being that the DC bus voltage is approaching the regulation point). All protection functions of the IC are active during soft-start mode. **Normal Mode:** The IC enters the normal operating mode seamlessly following conclusion of soft-start. At this point the DC bus is well regulated and all protection functions of the IC are active. If, from the normal mode, the IC is pushed into either a Stand-by mode or Sleep mode then COMP pin is actively discharged below $V_{\text{COMP,START}}$ and system will go through soft-start upon resumption of operation. **OVP Mode:** The IC enters OVP fault mode whenever an overvoltage condition is detected. A system overvoltage condition is recognized when OVP/EN pin voltage exceeds $V_{\text{OVP}}$ threshold. When this happens the IC immediately disables the gate drive. The gate drive is re-enabled only when OVP/EN pin voltage is less than $V_{\text{OVP}(RST)}$ threshold. This state is accessible from both the soft start and normal modes of operation. **IPK LIMIT Mode:** The IC enters IPK LIMIT fault mode whenever the magnitude of ISNS pin voltage exceeds the $V_{\text{ISNS(PK)}}$ threshold triggering cycle-bycycle peak over current protection. When this happens, the IC immediately disables the gate drive. Gate drive is re-enabled when magnitude of ISNS pin voltage drops below $V_{\text{ISNS(PK)}}$ threshold. This state is accessible from both the soft start and normal modes of operation. Figure 1: Supply Current vs. Supply Voltage Figure 2: Undervoltage Lockout vs. Temperature Figure 3: Icc Current vs. Temperature (@181kHz frequency) Figure 4: Startup Current and Sleep Current vs. Temperature Figure 5: Switching Frequency vs. Temperature Figure 7: Voltage Error Amplifier Transconductance vs. Temperature Figure 6: Reference Voltage vs. Temperature Figure 8: Voltage Error Amplifier Source & Sink Current vs. Temperature -0.5 (X) plod co.6 (X) plod co.7 -0.8 -0.9 -0.9 -0.9 -1.0 -50 °C 0 °C 50 °C 100 °C 150 °C Temperature Figure 9: Current Amplifier DC Gain vs. Temperature Figure 10: Peak Current Limit Threshold $V_{\text{ISNS(PK)}}$ vs. Temperature Figure 12: Oscillator Frequency vs. Programming Capacitor ## Package Details: SOIC8N # Tape and Reel Details: SOIC8N ## CARRIER TAPE DIMENSION FOR 8SOICN | | Me | etric | Imp | erial | |------|-------|-------|-------|-------| | Code | Min | Max | Min | Max | | Α | 7.90 | 8.10 | 0.311 | 0.318 | | В | 3.90 | 4.10 | 0.153 | 0.161 | | С | 11.70 | 12.30 | 0.46 | 0.484 | | D | 5.45 | 5.55 | 0.214 | 0.218 | | E | 6.30 | 6.50 | 0.248 | 0.255 | | F | 5.10 | 5.30 | 0.200 | 0.208 | | G | 1.50 | n/a | 0.059 | n/a | | Н | 1.50 | 1.60 | 0.059 | 0.062 | ### REEL DIMENSIONS FOR 8SOICN | | Metric | | Imperial | | |------|--------|--------|----------|--------| | Code | Min | Max | Min | Max | | Α | 329.60 | 330.25 | 12.976 | 13.001 | | В | 20.95 | 21.45 | 0.824 | 0.844 | | С | 12.80 | 13.20 | 0.503 | 0.519 | | D | 1.95 | 2.45 | 0.767 | 0.096 | | E | 98.00 | 102.00 | 3.858 | 4.015 | | F | n/a | 18.40 | n/a | 0.724 | | G | 14.50 | 17.10 | 0.570 | 0.673 | | Н | 12.40 | 14.40 | 0.488 | 0.566 | # **Part Marking Information** ## **Ordering Information** | Base Part Number | Package Type | Standard Pack | | Complete Bort Number | |------------------|--------------|---------------|----------|----------------------| | | | Form | Quantity | Complete Part Number | | IR1155S | SOIC8N | Tube/Bulk | 95 | IR1155SPBF | | | | Tape and Reel | 2500 | IR1155STRPBF | The information provided in this document is believed to be accurate and reliable. However, International Rectifier assumes no responsibility for the consequences of the use of this information. International Rectifier assumes no responsibility for any infringement of patents or of other rights of third parties which may result from the use of this information. No license is granted by implication or otherwise under any patent or patent rights of International Rectifier. The specifications mentioned in this document are subject to change without notice. This document supersedes and replaces all information previously supplied. For technical support, please contact IR's Technical Assistance Center <a href="http://www.irf.com/technical-info/">http://www.irf.com/technical-info/</a> #### **WORLD HEADQUARTERS:** 233 Kansas St., El Segundo, California 90245 Tel: (310) 252-7105